Freescale-semiconductor MPC8260 Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Freescale-semiconductor MPC8260 herunter. Freescale Semiconductor MPC8260 User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 136
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen

Inhaltsverzeichnis

Seite 1 - Family Reference Manual

MPC8260 PowerQUICC™ IIFamily Reference ManualSupportsMPC8250MPC8255MPC8260MPC8264MPC8265MPC8266MPC8260RMRev. 2, 12/2005

Seite 2 - How to Reach Us:

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2viii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber4.3.1.7 SIU External Interrup

Seite 3

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-6 Freescale Semiconductor — Supports the I2O standard— Hot-Swap friendly (supports the

Seite 4

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-80 Freescale Semiconductor 30.10.5.14 AAL2 TxBDsRefer t

Seite 5

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-81 30.10.7 UNI Statistics Table

Seite 6

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-82 Freescale Semiconductor the queue. If the CP tries t

Seite 7

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-83 30.11.3 Interrupt Queue Para

Seite 8

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-84 Freescale Semiconductor 30.12 The UTOPIA InterfaceTh

Seite 9

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-85 30.12.1.1 UTOPIA Master Mult

Seite 10 - Contents

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-86 Freescale Semiconductor 30.12.2 UTOPIA Interface Sla

Seite 11

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-87 30.12.2.1 UTOPIA Slave Multi

Seite 12

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-88 Freescale Semiconductor 30.13.1 General FCC Mode Reg

Seite 13

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-89 8 ICD Idle cells discard0 D

Seite 14

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-7 Figure 1-1. PowerQUICC II Block DiagramBoth the system core a

Seite 15

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-90 Freescale Semiconductor 30.13.3 ATM Event Register (

Seite 16

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-91 Table 30-48 describes FCCE f

Seite 17

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-92 Freescale Semiconductor The first four PHY devices (

Seite 18

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-93 Example:Suppose the PowerQUI

Seite 19

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-94 Freescale Semiconductor 30.15 SRTS Generation and Cl

Seite 20

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-95 samples a new SRTS and store

Seite 21

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-96 Freescale Semiconductor For example, suppose a syste

Seite 22

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-1 Chapter 31 ATM AAL1 Circuit Emulation ServiceNOTEThe functionality

Seite 23

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-2 Freescale Semiconductor – Segment PDU directly from extern

Seite 24

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-3 31.2 AAL1 CES Transmitter Overview

Seite 25

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-8 Freescale Semiconductor The G2 core has an internal common on-chip (COP) debug proces

Seite 26

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-4 Freescale Semiconductor Section 31.4.6, “Channel Associate

Seite 27

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-5 received octet becomes the first b

Seite 28

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-6 Freescale Semiconductor Figure 31-4. AAL1 CES Receiver Dat

Seite 29

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-7 ATM receiver, set RCT[INVE] of the

Seite 30

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-8 Freescale Semiconductor In order to prevent an overrun con

Seite 31

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-9 and CESAC reaches the ATM_Start th

Seite 32

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-10 Freescale Semiconductor 31.4.5 Trunk ConditionAccording t

Seite 33

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-11 Figure 31-8. Internal CAS Block F

Seite 34

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-12 Freescale Semiconductor Figure 31-9. Mapping CAS Entry31

Seite 35

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-13 Table 31-1 describes CAS routing

Seite 36

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-9 1.2.3 Communications Processor Module (CPM)The CPM contains f

Seite 37

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-14 Freescale Semiconductor The user may use external logic t

Seite 38

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-15 the external framer. Each byte in

Seite 39

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-16 Freescale Semiconductor Mode.” In the example shown in Fi

Seite 40

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-17 Table 31-2 describes CES adaptive

Seite 41

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-18 Freescale Semiconductor Figure 31-16. Pre-Underrun Sequen

Seite 42

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-19 Figure 31-17. Pre-Overrun Sequenc

Seite 43

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-20 Freescale Semiconductor 31.6 3-Step-SN AlgorithmThe 3-ste

Seite 44

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-21 Figure 31-19. 3-Step-SN-Algorithm

Seite 45

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-22 Freescale Semiconductor Figure 31-20. Pointer verificatio

Seite 46

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-23 0x44 UDC_TMP_BASE Hword UDC mode

Seite 47 - Freescale Semiconductor xlv

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-10 Freescale Semiconductor PowerQUICC II initialization code requires changes from the

Seite 48

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-24 Freescale Semiconductor 0x82 VCI_Filtering Hword VCI filt

Seite 49 - Freescale Semiconductor xlvii

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-25 Additional CES parameters needed

Seite 50

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-26 Freescale Semiconductor between transmit and receive conn

Seite 51 - Freescale Semiconductor xlix

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-27 Table 31-5. RCT Field Description

Seite 52

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-28 Freescale Semiconductor 31.9.1.1 AAL1 CES Protocol-Specif

Seite 53 - Freescale Semiconductor li

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-29 Table 31-6 describes AAL1 CES pro

Seite 54

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-30 Freescale Semiconductor 0x12 0 SPV Structured pointer val

Seite 55 - Freescale Semiconductor liii

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-31 31.9.2 Transmit Connection Table

Seite 56

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-32 Freescale Semiconductor Table 31-7. TCT Field Description

Seite 57 - Freescale Semiconductor lv

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-33 0x02 0-12 — Reserved, should be c

Seite 58

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-11 Figure 1-2. PowerQUICC II External SignalsVCCSYN/GNDSYN/VCCS

Seite 59 - Freescale Semiconductor lvii

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-34 Freescale Semiconductor 31.9.2.1 AAL1 CES Protocol-Specif

Seite 60

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-35 31.10 Outgoing CAS Status Registe

Seite 61 - Freescale Semiconductor lix

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-36 Freescale Semiconductor 31.11 Buffer DescriptorsThe AAL1

Seite 62

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-37 Figure 31-26. Transmit Buffers an

Seite 63 - Freescale Semiconductor lxi

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-38 Freescale Semiconductor Figure 31-27. Receive Buffers and

Seite 64 - Number Title

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-39 Table 31-11 describes AAL1 CES Rx

Seite 65 - Freescale Semiconductor lxiii

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-40 Freescale Semiconductor 31.12.2 AAL1 CES TxBDsFigure 31-2

Seite 66

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-41 31.13 AAL1 CES ExceptionsThere ar

Seite 67 - Freescale Semiconductor lxv

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-42 Freescale Semiconductor 31.14 AAL1 Sequence Number (SN) P

Seite 68

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-43 31.15 Internal AAL1 CES Statisti

Seite 69 - Freescale Semiconductor lxvii

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-12 Freescale Semiconductor 1.4 Differences between MPC860 and PowerQUICC II The followi

Seite 70

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-44 Freescale Semiconductor 31.16 External AAL1 CES Statistic

Seite 71 - Freescale Semiconductor lxix

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 31-45 The external framer then places t

Seite 72

ATM AAL1 Circuit Emulation ServiceMPC8260 PowerQUICC II Family Reference Manual, Rev. 231-46 Freescale Semiconductor

Seite 73 - Freescale Semiconductor lxxi

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-1 Chapter 32 ATM AAL2NOTEThe functionality described in this chapter

Seite 74

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-2 Freescale Semiconductor AAL2 is subdivided into two sublayers, as shown in Figure 32

Seite 75

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-3 Figure 32-3. AAL2 Switching Example32.2 FeaturesThe PowerQUI

Seite 76

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-4 Freescale Semiconductor — A separate queue for every VP | VC | CID or a common queue

Seite 77 - Freescale Semiconductor lxxv

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-5 32.3 AAL2 TransmitterThe following sections describe the AAL

Seite 78

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-6 Freescale Semiconductor • Round robin (TCT[Fix]=0)• Fixed priority (TCT[Fix]=1)The f

Seite 79 - About This Book

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-7 Figure 32-5. Fixed Priority ModeThe TCT[OneP] determines the

Seite 80 - , Rev. 1

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-13 1.6 PowerQUICC II ConfigurationsThe PowerQUICC II offers fle

Seite 81 - Organization

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-8 Freescale Semiconductor 32.3.4 No STF ModeThe no-STF (no start of frame) mode enable

Seite 82

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-9 32.3.5.1 AAL2 Protocol-Specific TCTThe transmit connection t

Seite 83 - Freescale Semiconductor lxxxi

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-10 Freescale Semiconductor .

Seite 84

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-11 Table 32-1. AAL2 Protocol-Specific Transmit Connection Tabl

Seite 85

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-12 Freescale Semiconductor 0x02 0-11 — Reserved, should be cleared during initializati

Seite 86

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-13 32.3.5.2 CPS Tx Queue DescriptorEach CPS TxBD table is mana

Seite 87

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-14 Freescale Semiconductor Table 32-2 describes the CPS TxQD fields..0 7 8 9 10 11 12

Seite 88

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-15 32.3.5.3 CPS Buffer StructureThe CPS buffer structure consi

Seite 89

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-16 Freescale Semiconductor Table 32-3 describes the CPS TxBD fields..0 1 2 3 4 7 8 15O

Seite 90

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-17 32.3.5.4 SSSAR Tx Queue DescriptorA SSSAR TxBD table and it

Seite 91

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-14 Freescale Semiconductor Table 1-3 shows serial performance for the MPC8250, which do

Seite 92

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-18 Freescale Semiconductor .Table 32-4. SSSAR TxQD Field DescriptionsOffset Bits Name1

Seite 93

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-19 32.3.5.5 SSSAR Transmit Buffer DescriptorThe SSSAR buffer s

Seite 94 - I-4 Freescale Semiconductor

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-20 Freescale Semiconductor 32.4 AAL2 ReceiverThe following sections describe the AAL2

Seite 95 - Chapter 1

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-21 The receiver issues an interrupt for each of the above erro

Seite 96 - 1-2 Freescale Semiconductor

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-22 Freescale Semiconductor • RxQD offsets from 8 through 511 point into the internal R

Seite 97 - Freescale Semiconductor 1-3

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-23 Figure 32-14. AAL2 SwitchingA partial packet discard mode i

Seite 98 - 1-4 Freescale Semiconductor

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-24 Freescale Semiconductor 32.4.4.1 AAL2 Protocol-Specific RCTThe receive connection t

Seite 99 - Freescale Semiconductor 1-5

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-25 Table 32-6. AAL2 Protocol-Specific RCT Field DescriptionsOf

Seite 100 - 1.2 Architecture Overview

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-26 Freescale Semiconductor 0x04 — — Reserved, should be cleared during initialization

Seite 101 - 1.2.1 G2 Core

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-27 32.4.4.2 CID Mapping Tables and RxQDsEach PHY | VP | VC | C

Seite 102 - 1-8 Freescale Semiconductor

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-15 Figure 1-3. Remote Access Server ConfigurationIn this applic

Seite 103 - Freescale Semiconductor 1-9

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-28 Freescale Semiconductor 32.4.4.4 CPS Receive Buffer Descriptor (RxBD)The CPS RxBD s

Seite 104 - 1.3.1 Signals

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-29 .32.4.4.5 CPS Switch Rx Queue DescriptorThe switch RxQD, sh

Seite 105 - Freescale Semiconductor 1-11

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-30 Freescale Semiconductor Table 32-9 describes the CPS switch RxQD fields.32.4.4.6 SW

Seite 106 - 1.5 Serial Protocol Table

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-31 32.4.4.7 SSSAR Rx Queue DescriptorThe SSSAR RxQD, as shown

Seite 107 - 1.6.2 Serial Performance

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-32 Freescale Semiconductor Table 32-11 describes the SSSAR RxQD fields..0 10 11 12 13

Seite 108 - 1.7 Application Examples

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-33 32.4.4.8 SSSAR Receive Buffer DescriptorThe SSSAR SDU is st

Seite 109 - Overview

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-34 Freescale Semiconductor Table 32-12. SSSAR RxBD Field DescriptionsOffset Bits Name1

Seite 110

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-35 32.5 AAL2 Parameter RAMWhen configured for ATM mode, the FC

Seite 111 - 1.7.1.4 Cellular Base Station

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-36 Freescale Semiconductor 0x62 APCP_BASE Hword APC parameters table base address. Use

Seite 112

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-37 0xA4 EPAYLOAD Word Reserved payload. Initialize to 0x6A6A6A

Seite 113 - 1.7.2 Bus Configurations

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor ix ContentsParagraphNumber TitlePageNumber5.4.2.2 Single PowerQUICC II Co

Seite 114

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-16 Freescale Semiconductor 1.7.1.2 Regional Office RouterFigure 1-4 shows a regional of

Seite 115 - 1.7.2.4 PCI

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-38 Freescale Semiconductor 32.6 User-Defined Cells in AAL2The user-defined cell (UDC)

Seite 116 - 1.7.2.5 PCI with 155-Mbps ATM

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 32-39 Table 32-14 describes the interrupt queue entry fields for

Seite 117

ATM AAL2MPC8260 PowerQUICC II Family Reference Manual, Rev. 232-40 Freescale Semiconductor Table 32-15. AAL2 Interrupt Queue Entry CID = 0 Field Descr

Seite 118 - 1-24 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-1 Chapter 33 Inverse Multiplexing for ATM (IMA) NOTEThe functionality

Seite 119 - Chapter 2

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-2 Freescale Semiconductor IThe PowerQUICC II’s IMA microcode

Seite 120

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-3 — Discards cells with bad HECs (av

Seite 121 - Freescale Semiconductor 2-3

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-4 Freescale Semiconductor (2) can be programmed not to scree

Seite 122 - 2-4 Freescale Semiconductor

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-5 Figure 33-1. Basic Concept of IMAI

Seite 123 - 2.2.1 Instruction Unit

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-6 Freescale Semiconductor Figure 33-2. Illustration of IMA F

Seite 124 - 2.2.4.3 Load/Store Unit (LSU)

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-7 33.2.3 Overview of IMA CellsAn IMA

Seite 125 - 2.2.5 Completion Unit

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-17 Figure 1-5. LAN-to-WAN Bridge Router Configuration1.7.1.4 Ce

Seite 126 - 2.3 Programming Model

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-8 Freescale Semiconductor ATM RX FunctionCell 1Cell 2 Cell 3

Seite 127 - 2.3.1.1 PowerPC Register Set

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-9 ATM RX FunctionCell 1Cell 2 Cell 3

Seite 128

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-10 Freescale Semiconductor Figure 33-4. IMA Frame and ICP Ce

Seite 129 - 0 1 2 3 4 678910 1112 1415

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-11 33.3.1.1 User Plane Functions Per

Seite 130

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-12 Freescale Semiconductor Figure 33-5. IMA Transmit Task In

Seite 131

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-13 At startup, the non-TRL links wil

Seite 132 - G2 Core Reference Manual

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-14 Freescale Semiconductor At group start-up, instead of acc

Seite 133

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-15 Figure 33-8. Transmit Queue Behav

Seite 134 - 2-16 Freescale Semiconductor

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-16 Freescale Semiconductor Figure 33-9. Transmit Queue Behav

Seite 135 - 2.4 Cache Implementation

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-17 2. The non-TRL tasks do not deter

Seite 136 - 2.4.1 PowerPC Cache Model

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-18 Freescale Semiconductor Here the PowerQUICC II channelizes two E1s (up to 256, 16-Kb

Seite 137 - Freescale Semiconductor 2-19

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-18 Freescale Semiconductor received cells (and other event i

Seite 138 - 2.4.2.3 Cache Locking

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-19 Cell Reception Task- Each IMA Lin

Seite 139 - 2.5 Exception Model

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-20 Freescale Semiconductor

Seite 140 - Reference Manual

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-21 Figure 33-11. IMA Microcode: Rece

Seite 141 - MPC603e User’s Manual

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-22 Freescale Semiconductor The states are described as follo

Seite 142

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-23 • The system is only capable of c

Seite 143 - 2.6 Memory Management

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-24 Freescale Semiconductor available in its delay compensati

Seite 144 - 2-26 Freescale Semiconductor

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-25 Figure 33-12. IMA Root Table Data

Seite 145 - 2.7 Instruction Timing

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-26 Freescale Semiconductor 33.4.2 IMA FCC Programming33.4.2.

Seite 146

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-27 NOTEIMAROOT must be programmed to

Seite 147 - Memory Map

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-19 Figure 1-8. SONET Transmission Controller ConfigurationIn th

Seite 148

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-28 Freescale Semiconductor 0x3C TXPHYEN Word Transmit PHY en

Seite 149

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-29 33.4.3.1 IMA Control (IMACNTL)The

Seite 150

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-30 Freescale Semiconductor 33.4.4.1 IMA Group Transmit Table

Seite 151

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-31 33.4.4.1.1 IMA Group Transmit Con

Seite 152

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-32 Freescale Semiconductor Table 33-7 describes the IGTSTATE

Seite 153

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-33 33.4.4.1.4 ICP Cell TemplatesThe

Seite 154

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-34 Freescale Semiconductor 0x08 GROUP STATUS AND CONTROLByte

Seite 155

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-35 0x18 LINK 11 INFO Byte Status and

Seite 156

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-36 Freescale Semiconductor 33.4.4.2 IMA Group Receive Table

Seite 157

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-37 0x16 TRLR Hword TRL rate. Used on

Seite 158

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-20 Freescale Semiconductor core. The CP can store large data frames in the local memory

Seite 159

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-38 Freescale Semiconductor 33.4.4.2.1 IMA Group Receive Cont

Seite 160

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-39 33.4.4.2.2 IMA Group Receive Stat

Seite 161

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-40 Freescale Semiconductor Table 33-13 describes the IRGFS b

Seite 162

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-41 33.4.5 IMA Link TablesThe IMA lin

Seite 163

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-42 Freescale Semiconductor 33.4.5.1.1 IMA Link Transmit Cont

Seite 164

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-43 33.4.5.1.2 IMA Link Transmit Stat

Seite 165

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-44 Freescale Semiconductor Table 33-18 describes the ITINTST

Seite 166

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-45 0x07 DFC Byte Number of frames to

Seite 167

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-46 Freescale Semiconductor 33.4.5.2.1 IMA Link Receive Contr

Seite 168

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-47 33.4.5.2.2 IMA Link Receive State

Seite 169

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-21 Serial throughput is enhanced by connecting one PowerQUICC I

Seite 170

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-48 Freescale Semiconductor 33.4.5.3 IMA Link Receive Statist

Seite 171 - Configuration and Reset

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-49 33.4.6.2 Delay Compensation Buffe

Seite 172 - Acronyms and Abbreviations

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-50 Freescale Semiconductor IMA events sent to this queue inc

Seite 173 - System Interface Unit (SIU)

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-51 33.4.7.2 ICP Cell Reception Excep

Seite 174

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-52 Freescale Semiconductor 33.4.8 IDCR Timer ProgrammingProg

Seite 175 - 4.1.2 Timers Clock

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-53 33.4.8.2.2 Programming the FCC P

Seite 176 - 4.1.3 Time Counter (TMCNT)

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-54 Freescale Semiconductor 33.4.8.3 IDCR_Init CommandThe IDC

Seite 177

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-55 33.4.8.6 IDCR Counter AlgorithmTh

Seite 178

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-56 Freescale Semiconductor 33.4.9 APC Programming for IMADyn

Seite 179 - 4.2 Interrupt Controller

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-57 Per the above explanation and exa

Seite 180 - 4.2.1 Interrupt Configuration

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-22 Freescale Semiconductor Figure 1-12. PCI ConfigurationIn this system the local bus i

Seite 181 - 4.2.1.2 INT Interrupt

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-58 Freescale Semiconductor 33.4.10 Changing IMA VersionA new

Seite 182

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-59 Figure 33-32. IMA Microcode/Softw

Seite 183

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-60 Freescale Semiconductor 33.5.3.2 General Operation• React

Seite 184

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-61 33.5.3.6 Transmit Group State Mac

Seite 185 - Freescale Semiconductor 4-13

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-62 Freescale Semiconductor 33.5.3.11 Test Pattern Control• I

Seite 186

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-63 of ICP cells requires that the co

Seite 187

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-64 Freescale Semiconductor • Set IGRSTATE[GDSS] to 1 (one) t

Seite 188

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-65 Figure 33-33. Near-End versus Far

Seite 189 - 4.3 Programming Model

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-66 Freescale Semiconductor 2. Assign corresponding group num

Seite 190

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-67 5. Program the Link’s ID (LID) in

Seite 191 - FCCs and MCCs

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-23 to store ATM connection tables. Therefore, an external PCI b

Seite 192

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-68 Freescale Semiconductor 8. Inhibit reception of cells ove

Seite 193 - Figure 4-14. SIPNR_H

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-69 5. Indicate that the link should

Seite 194 - Figure 4-15. SIPNR_L

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-70 Freescale Semiconductor 33.5.4.9 Transmit Event Response

Seite 195 - Figure 4-17. SIMR_L

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-71 4. GDS (Group Delay Synchronized)

Seite 196

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-72 Freescale Semiconductor 33.5.4.11 Test Pattern ProcedureT

Seite 197

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-73 for the first link encountered in

Seite 198 - 16 17 18 19 20 21 22 23 24 31

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-74 Freescale Semiconductor 9. Program to appropriate rate an

Seite 199

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 33-75 33.5.4.13.2 ReceiveNo special fac

Seite 200

Inverse Multiplexing for ATM (IMA)MPC8260 PowerQUICC II Family Reference Manual, Rev. 233-76 Freescale Semiconductor

Seite 201 - Figure 4-22. PPC_ACR

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-1 Chapter 34 ATM Transmission Convergence LayerNOTEThe functionality

Seite 202 - Figure 4-23. PPC_ALRH

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-24 Freescale Semiconductor

Seite 203 - Figure 4-25. LCL_ACR

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-2 Freescale Semiconductor — Protocol-specific overhead bits

Seite 204 - Figure 4-26. LCL_ALRH

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-3 • Cell counters for performance mo

Seite 205 - Figure 4-27. LCL_ALRL

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-4 Freescale Semiconductor Figure 34-2. TC Layer Block Diagra

Seite 206

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-5 SYNCH state, the TC is assumed to

Seite 207

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-6 Freescale Semiconductor Figure 34-4. HEC: Receiver Modes o

Seite 208

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-7 The FIFO management includes empty

Seite 209

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-8 Freescale Semiconductor Table 34-2 describes TCMODE fields

Seite 210

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-9 34.4.1.2 Cell Delineation State Ma

Seite 211

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-10 Freescale Semiconductor 34.4.1.3 TC Layer Event Register

Seite 212

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-11 34.4.1.4 TC Layer Mask Register (

Seite 213

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-1 Chapter 2 G2 CoreThe PowerQUICC II contains an embedded version of t

Seite 214

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-12 Freescale Semiconductor Table 34-6 describes TCGSR fields

Seite 215

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-13 34.4.3.6 Filtered Cell Counter [1

Seite 216

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-14 Freescale Semiconductor The TC layer requests ATM cells f

Seite 217

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-15 Figure 34-11. TC Operation in FCC

Seite 218

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-16 Freescale Semiconductor Figure 34-12. Example of Serial A

Seite 219

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 34-17 6. Program the Serial Interface (

Seite 220 - 4.3.4 PCI Control Registers

ATM Transmission Convergence LayerMPC8260 PowerQUICC II Family Reference Manual, Rev. 234-18 Freescale Semiconductor Step 6Program the SI to retrieve

Seite 221 - 4.4 SIU Pin Multiplexing

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-1 Chapter 35 Fast Ethernet ControllerThe Ethernet IEEE 802.3 protocol

Seite 222

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-2 Freescale Semiconductor 10-Mbps Ethernet basic timing specifications

Seite 223 - Chapter 5

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-3 • Performs framing functions— Preamble gener

Seite 224 - 5.1.2 Power-On Reset Flow

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2x Freescale Semiconductor ContentsParagraphNumber TitlePageNumber7.2.4.4.2 Global (GBL)—Input ...

Seite 225 - 5.1.4 SRESET Flow

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-2 Freescale Semiconductor Figure 2-1. PowerQUICC II Integrated Processor Core Block Diag

Seite 226 - 16 25 26 27 28 29 30 31

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-4 Freescale Semiconductor — Busy (out of buffers)• Error counters— Dis

Seite 227 - 5.3 Reset Mode Register (RMR)

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-5 The PowerQUICC II has additional signals for

Seite 228 - 5.4 Reset Configuration

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-6 Freescale Semiconductor or for error situations. When the GRACEFUL S

Seite 229

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-7 35.6 Flow ControlBecause collisions cannot o

Seite 230

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-8 Freescale Semiconductor When an external CAM is used for address fil

Seite 231

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-9 0x68 TFCSTAT Hword Out-of-sequence TxBD. Inc

Seite 232

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-10 Freescale Semiconductor 0xB4 CF_RANGEHword Control frame range. Int

Seite 233

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-11 35.9 Programming ModelThe core configures a

Seite 234 - . As Figure 5-7

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-12 Freescale Semiconductor NOTEBefore resetting the CPM, configure TX_

Seite 235 - Freescale Semiconductor 5-13

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-13 If an address from the hash table must be d

Seite 236 - 5-14 Freescale Semiconductor

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-3 The processor core is a superscalar processor that can issue a

Seite 237 - The Hardware Interface

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-14 Freescale Semiconductor 35.12 Ethernet Address RecognitionThe Ether

Seite 238 - Conventions

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-15 CheckAddressI/G AddressIndividualAddr Match

Seite 239

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-16 Freescale Semiconductor Figure 35-4. Ethernet Address Recognition F

Seite 240

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-17 small fraction of frames from reaching memo

Seite 241 - External Signals

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-18 Freescale Semiconductor Transmission errors are described in Table

Seite 242 - 6.2 Signal Descriptions

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-19 Table 35-8 describes FPSMR fields.012345678

Seite 243 - Table 6-1. External Signals

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-20 Freescale Semiconductor 35.18.2 Ethernet Event Register (FCCE)/Mask

Seite 244

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-21 Table 35-9 describes FCCE/FCCM fields.Figur

Seite 245

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-22 Freescale Semiconductor Figure 35-7. Ethernet Interrupt Events Exam

Seite 246

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-23 Table 35-10 describes Ethernet RxBD fields.

Seite 247

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-4 Freescale Semiconductor — LSU for data transfer between data cache and GPRs and FPRs —

Seite 248

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-24 Freescale Semiconductor Data length is the number of octets the CP

Seite 249

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-25 Figure 35-9. Ethernet Receiving Using RxBDs

Seite 250

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-26 Freescale Semiconductor Table 35-11 describes Ethernet TxBD fields.

Seite 251

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 35-27 Data length is the number of octets the Eth

Seite 252

Fast Ethernet ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 235-28 Freescale Semiconductor

Seite 253

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-1 Chapter 36 FCC HDLC ControllerLayer 2 of the seven-layer OSI model

Seite 254

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-2 Freescale Semiconductor • Four address comparison registers with masks• M

Seite 255

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-3 36.3 HDLC Channel Frame Reception ProcessingThe H

Seite 256

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-4 Freescale Semiconductor Figure 36-2 shows an example of using HMASK and H

Seite 257 - 60x Signals

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-5 Figure 36-2. HDLC Address Recognition Example36.5

Seite 258 - 7.2 Signal Descriptions

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-5 Figure 2-1 shows how the execution units—IU, BPU, LSU, and SRU

Seite 259 - Freescale Semiconductor 7-3

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-6 Freescale Semiconductor Table 36-3 describes the receive commands that ap

Seite 260 - 7.2.1.2 Bus Grant (BG)

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-7 36.6 HDLC Mode Register (FPSMR)When an FCC is con

Seite 261 - 7.2.2.1 Transfer Start (TS)

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-8 Freescale Semiconductor The FPSMR fields are described in Table 36-6.0345

Seite 262 - 7.2.3.1 Address Bus (A[0–31])

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-9 36.7 HDLC Receive Buffer Descriptor (RxBD)The HDL

Seite 263 - Freescale Semiconductor 7-7

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-10 Freescale Semiconductor Figure 36-4. FCC HDLC Receiving Using RxBDsBuffe

Seite 264 - 7.2.4.4 Global (GBL)

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-11 Figure 36-5 shows the FCC HDLC RxBD.Table 36-7 d

Seite 265 - Freescale Semiconductor 7-9

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-12 Freescale Semiconductor The RxBD status bits are written by the HDLC con

Seite 266 - 7.2.5.2 Address Retry (ARTRY)

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-13 The TxBD status bits are written by the HDLC con

Seite 267 - 7.2.6.1 Data Bus Grant (DBG)

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-14 Freescale Semiconductor 36.9 HDLC Event Register (FCCE)/Mask Register (F

Seite 268 - 7.2.7 Data Transfer Signals

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-15 Figure 36-8 shows interrupts that can be generat

Seite 269

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-6 Freescale Semiconductor The BPU contains an adder to compute branch target addresses a

Seite 270

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-16 Freescale Semiconductor Figure 36-8. HDLC Interrupt Event Example36.10 F

Seite 271 - Freescale Semiconductor 7-15

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 36-17 Table 36-10 describes FCCS bits.Table 36-10. FC

Seite 272 - 7-16 Freescale Semiconductor

FCC HDLC ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 236-18 Freescale Semiconductor

Seite 273 - Freescale Semiconductor 7-17

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 37-1 Chapter 37 FCC Transparent ControllerThe FCC transparent controller

Seite 274 - 7-18 Freescale Semiconductor

FCC Transparent ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 237-2 Freescale Semiconductor • Reverse data mode• Another protocol can

Seite 275 - The 60x Bus

FCC Transparent ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 37-3 following the 8-bit SYNC. This effectively

Seite 276 - 8.2 Bus Configuration

FCC Transparent ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 237-4 Freescale Semiconductor Figure 37-2. Sending Transparent Frames be

Seite 277 - 8.2.2 60x-Compatible Bus Mode

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-1 Chapter 38 Serial Peripheral Interface (SPI)The serial peripheral i

Seite 278 - 8.3 60x Bus Protocol Overview

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-2 Freescale Semiconductor • Works with data characters from 4

Seite 279 - 8.3.1 Arbitration Phase

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-3 38.3 Configuring the SPI Controller

Seite 280 - 8-6 Freescale Semiconductor

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-7 Load and store instructions are issued and translated in progr

Seite 281 - 8.4 Address Tenure Operations

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-4 Freescale Semiconductor When multiple TxBDs are ready, TxBD

Seite 282 - 8.4.2 Address Pipelining

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-5 Figure 38-3. Multimaster Configurat

Seite 283

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-6 Freescale Semiconductor mode. Gaps should be inserted betwe

Seite 284

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-7 Figure 38-5. SPI Transfer Format wi

Seite 285 - Regarding Table 8-2:

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-8 Freescale Semiconductor Figure 38-6. SPI Transfer Format wi

Seite 286

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-9 with LEN=7 (data size=8), the follo

Seite 287

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-10 Freescale Semiconductor 38.4.3 SPI Command Register (SPCOM

Seite 288 - Table 8-5. Burst Ordering

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-11 Table 38-5. SPI Parameter RAM Memo

Seite 289

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-12 Freescale Semiconductor 38.5.1 Receive/Transmit Function C

Seite 290

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-13 38.7 The SPI Buffer Descriptor (BD

Seite 291

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-8 Freescale Semiconductor and data. The MMUs also control access privileges for these sp

Seite 292

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-14 Freescale Semiconductor — For a TxBD, this is the number o

Seite 293

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-15 38.7.1.2 SPI Transmit BD (TxBD)Dat

Seite 294

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-16 Freescale Semiconductor 38.8 SPI Master Programming Exampl

Seite 295

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 38-17 8. Initialize the TxBD. Assume the

Seite 296

Serial Peripheral Interface (SPI)MPC8260 PowerQUICC II Family Reference Manual, Rev. 238-18 Freescale Semiconductor NOTEIf the master sends 3 bytes an

Seite 297 - Figure 8-7. Retry Cycle

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 39-1 Chapter 39 I2C ControllerThe inter-integrated circuit (I2C®) contro

Seite 298 - 8.4.5 Pipeline Control

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 239-2 Freescale Semiconductor 39.1 FeaturesThe following is a list of the I2C contro

Seite 299 - 8.5 Data Tenure Operations

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 39-3 because the R/W request follows the slave port address

Seite 300 - 8.5.2 Data Streaming Mode

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 239-4 Freescale Semiconductor A master write occurs as follows: 1. The master core s

Seite 301

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 39-5 3. After the first byte is shifted in, the slave compa

Seite 302

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-9 Note that there may be registers common to other processors th

Seite 303

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 239-6 Freescale Semiconductor 39.4 I2C RegistersThe following sections describe the

Seite 304

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 39-7 Table 39-2 describes I2ADD fields.39.4.3 I2C Baud Rate

Seite 305 - 8.7 Processor State Signals

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 239-8 Freescale Semiconductor Table 39-4 describes the I2CER/I2CMR fields.39.4.5 I2C

Seite 306 - 8.8 Little-Endian Mode

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 39-9 39.5 I2C Parameter RAMThe I2C controller parameter tab

Seite 307 - PCI Bridge

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 239-10 Freescale Semiconductor Figure 39-11 shows the RFCR/TFCR bit fields.Table 39-

Seite 308

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 39-11 39.6 I2C CommandsThe I2C transmit and receive command

Seite 309 - 9.4 SDMA Interface

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 239-12 Freescale Semiconductor Figure 39-12. I2C Memory Structure39.7.1 I2C Buffer D

Seite 310 - 9.7 60x Bus Masters

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 39-13 Table 39-9 describes I2C RxBD status and control bits

Seite 311 - 9.9 PCI Interface

I2C ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 239-14 Freescale Semiconductor Table 39-10 describes I2C TxBD status and control bit

Seite 312 - 9.9.1 PCI Interface Operation

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-1 Chapter 40 Parallel I/O PortsThe CPM supports four general-purpose

Seite 313

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-10 Freescale Semiconductor Figure 2-2. PowerQUICC II Programming Model—RegistersDSISRSP

Seite 314 - 9-8 Freescale Semiconductor

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-2 Freescale Semiconductor Table 40-1 describes PODR fields.40.2.2 Port Data

Seite 315 - 9.9.1.3 Bus Transactions

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-3 40.2.3 Port Data Direction Registers (PDIRA–PDIRD)

Seite 316

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-4 Freescale Semiconductor 40.2.4 Port Pin Assignment Register (PPAR)The port

Seite 317

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-5 PSOR bits are effective only if the corresponding

Seite 318 - 9-12 Freescale Semiconductor

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-6 Freescale Semiconductor Figure 40-6. Port Functional Operation40.4 Port Pi

Seite 319 - 9.9.1.4 Other Bus Operations

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-7 40.4.1 General Purpose I/O PinsEach one of the por

Seite 320 - 9-14 Freescale Semiconductor

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-8 Freescale Semiconductor Figure 40-7. Primary and Secondary Option Programm

Seite 321

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-9 PA25FCC1: TxD[0]1 UTOPIA 8FCC1: TxD[8]1 UTOPIA 16M

Seite 322 - 9-16 Freescale Semiconductor

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-10 Freescale Semiconductor PA17FCC1: RxD[7]1 UTOPIA 8FCC1: RxD[15]1UTOPIA 16

Seite 323 - 9.9.1.5 Error Functions

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-11 Table 40-6 shows the port B pin assignments.PA 9

Seite 324

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-11 2.3.1.2 PowerQUICC II-Specific RegistersThe set of registers

Seite 325 - 9.9.2 PCI Bus Arbitration

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-12 Freescale Semiconductor Table 40-6. Port B Dedicated Pin Assignment (PPA

Seite 326 - 9.9.2.3 Master Latency Timer

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-13 PB19 FCC2: RxD[5]1 UTOPIA 8FCC2: RxD[2] MII/HDLC

Seite 327 - 9.10 Address Map

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-14 Freescale Semiconductor Table 40-7 shows the port C pin assignments.PB6 F

Seite 328

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-15 PC25 FCC2: TxD[2]1 UTOPIA 8CLK7 GND BRG4: BRGO

Seite 329

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-16 Freescale Semiconductor PC10 FCC1: TxD[2]1UTOPIA 16 SCC3: CD SCC3: RENA E

Seite 330 - 9.10.2 Address Translation

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-17 Table 40-8 shows the port D pin assignments.1Not

Seite 331

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-18 Freescale Semiconductor PD21SCC4: TXD FCC1: RxD[3]1 UTOPIA 16GND TDM_A2:

Seite 332 - 9.10.3 SIU Registers

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 40-19 40.6 Interrupts from Port CThe port C lines assoc

Seite 333 - 9.11 Configuration Registers

Parallel I/O PortsMPC8260 PowerQUICC II Family Reference Manual, Rev. 240-20 Freescale Semiconductor and/or CD to automatically control operation. Thi

Seite 334

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor A-1 Appendix ARegister Quick Reference GuideA0This section provides a bri

Seite 335

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xi ContentsParagraphNumber TitlePageNumber8.2.2 60x-Compatible Bus Mode..

Seite 336 - O) Registers

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-12 Freescale Semiconductor 7 PAR Disable precharge of ARTRY.0 Precharge of ARTRY enabled

Seite 337

Register Quick Reference GuideMPC8260 PowerQUICC II Family Reference Manual, Rev. 2A-2 Freescale Semiconductor Table A-4 lists supervisor-level SPRs d

Seite 338 - Table 9-6. describes POCMRx

Register Quick Reference GuideMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor A-3 A.3 MPC8260-Specific SPRsTable A-2 and

Seite 339 - a minimum of

Register Quick Reference GuideMPC8260 PowerQUICC II Family Reference Manual, Rev. 2A-4 Freescale Semiconductor

Seite 340

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-1 Appendix BReference Manual (Rev 1) ErrataThis appendix lists errata t

Seite 341

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-2 Freescale Semiconductor 4.3.2.1, 4-28 The bit definitions shou

Seite 342

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-3 PCI controller can initiate global tra

Seite 343

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-4 Freescale Semiconductor 9.11.2.22, 9-62 In Figure 9-54, the re

Seite 344

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-5 #24 as shown). IDMA option 3 is shown

Seite 345

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-6 Freescale Semiconductor Also, replace the description of REV_N

Seite 346

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-7 must be negated no later than 15 ns af

Seite 347

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-13 18 ILOCK Instruction cache lock0 Normal operation 1 Instructi

Seite 348 - Table 9-16. PITAR

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-8 Freescale Semiconductor occurs every 256 serial transmit clock

Seite 349 - Table 9-17. PIBAR

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-9 30.10.7, 30-84 In Table 30-41, change

Seite 350 - Table 9-18. describes PICMRx

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-10 Freescale Semiconductor 30.13.2, 30-92 In Table 30-47, replac

Seite 351

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-11 seven, TIRU event is reported, see Se

Seite 352 - 9.11.2.1 Vendor ID Register

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-12 Freescale Semiconductor 33.4.1.1, 33-29 Add the following tw

Seite 353 - 9.11.2.2 Device ID Register

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-13 33.4.7.1, 33- 47 Add DSL to Offset +

Seite 354

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-14 Freescale Semiconductor 33.5.4.5.1, 33-65 The order of steps

Seite 355

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor B-15 and transmitted a byte at a time with

Seite 356

Reference Manual (Rev 1) ErrataMPC8260 PowerQUICC II Family Reference Manual, Rev. 2B-16 Freescale Semiconductor

Seite 357

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Glossary-1 Glossary of Terms and AbbreviationsThe glossary contains an al

Seite 358

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-14 Freescale Semiconductor 2.3.1.2.2 Hardware Implementation-Dependent Register 1 (HID1)

Seite 359 - (PIMMRBAR)

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Glossary-2 Freescale Semiconductor Although the architecture does not prescribe the exact behavio

Seite 360

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Glossary-3 Critical-data first. An aspect of burst accesses that allow th

Seite 361 - Table 9-33. GPLABAR

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Glossary-4 Freescale Semiconductor F Fetch. Retrieving instructions from either the cache or main

Seite 362

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Glossary-5 Interrupt. An asynchronous exception. On PowerPC processors, i

Seite 363 - 9.11.2.20 PCI Bus MIN GNT

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Glossary-6 Freescale Semiconductor Munging. A modification performed on an effective address that

Seite 364 - 9.11.2.21 PCI Bus MAX LAT

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Glossary-7 Physical memory. The actual memory that can be accessed throug

Seite 365

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Glossary-8 Freescale Semiconductor Reservation. The processor establishes a reservation on a cach

Seite 366

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Glossary-9 Supervisor mode. The privileged operation state of a processor

Seite 367

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Glossary-10 Freescale Semiconductor Write-back. A cache memory update policy in which processor w

Seite 368

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-1 IndexNumerics603efeatures list, 2-360x bus60x-compatible mode60x-

Seite 369 - Freescale Semiconductor 9-63

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-15 2.3.1.2.4 Processor Version Register (PVR)Software can identi

Seite 370

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-2 Freescale Semiconductor A–A Indexinternal statistics tables, 31-43interworking functionsa

Seite 371 - 9.12 Message Unit (I

Index B–BMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-3 interrupt queues, 30-81maximum performance configuratio

Seite 372 - Table 9-46. IMR

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-4 Freescale Semiconductor C–C IndexBISYNC mode, 23-12definition, 31-22fast communications c

Seite 373 - 9.12.2 Door Bell Registers

Index C–CMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-5 ATM controllerAAL1 sequence number protection table, 30

Seite 374

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-6 Freescale Semiconductor C–C Indexblock diagram, 16-2overview, 16-1dual-port RAMaccessing

Seite 375 - 9.12.3 I

Index C–CMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-7 buffer chaining, 19-16buffers, 19-24bus exceptions, 19-

Seite 376 - 9.12.3.2 Inbound FIFOs

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-8 Freescale Semiconductor D–D Indexmaster mode, 38-3maximum receive buffer length (MRBLR),

Seite 377

Index E–FMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-9 block diagram, 14-18buffer descriptors, 14-20memory map

Seite 378

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-10 Freescale Semiconductor G–H Indexsaving power, 29-22switching protocols, 29-22timing con

Seite 379

Index I–IMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-11 accessing the bus, 22-18bus controller, 22-16collision

Seite 380 - 9.12.3.3 Outbound FIFOs

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-16 Freescale Semiconductor 2.3.2.2 PowerPC Instruction SetThe PowerPC instructions are d

Seite 381

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-12 Freescale Semiconductor I–I IndexIDMR (IDMA mask registers), 19-24IDSR (IDMA event (stat

Seite 382

Index J–MMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-13 IDCR mode group activation, 33-74start-up, 33-73link a

Seite 383 - O Registers

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-14 Freescale Semiconductor M–M Indexinterface signals, 11-52MPC8xx versus MPC8260, 11-63OE

Seite 384

Index N–PMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-15 address latch enable (ALE), 11-10data streaming mode,

Seite 385

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-16 Freescale Semiconductor P–P Indexoverview, 20-13UART mode, 21-3serial management control

Seite 386

Index P–PMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-17 inbound door bell machine check, 9-100inbound post que

Seite 387

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-18 Freescale Semiconductor R–R IndexHDLC bus protocol, 22-22PSMR (protocol-specific mode re

Seite 388

Index R–RMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-19 I2COM, 39-8I2MOD, 39-6IDMA emulationDCM, 19-19IDMR, 19

Seite 389

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-20 Freescale Semiconductor R–R IndexI2O unitI2O registersinbound FIFO queue port register (

Seite 390

Index R–RMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-21 serial management controllers(SMCs)GCI modeTxBD, 27-34

Seite 391 - 9.13 DMA Controller

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-17 Integer instructions operate on byte, half-word, and word ope

Seite 392 - 9.13.1.2 DMA Chaining Mode

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-22 Freescale Semiconductor S–S IndexRSR (reset status) register, 5-4RSTATE (internal receiv

Seite 393 - 9.13.1.5 DMA Transfer Types

Index S–SMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-23 controlling SCC timing, 20-17DPLL operation, 20-21feat

Seite 394 - 9.13.1.6 DMA Registers

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-24 Freescale Semiconductor S–S IndexTxBD, 27-27UART modecharacter mode, 27-11commands, 27-1

Seite 395 - Channels

Index T–TMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-25 BCR, 4-26block diagram, 4-1bus monitor, 4-3clocks, 4-3

Seite 396

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-26 Freescale Semiconductor U–U IndexTESCRx (60x bus error status and control registers), 4-

Seite 397 - Table 9-67. DMASR

Index U–UMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor Index-27 data sample control, 11-77data valid, 11-77differences

Seite 398

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Index-28 Freescale Semiconductor U–U Index

Seite 399

Part I—Overview IOverview 1G2 Core 2Memory Map 3Part II—Configuration and Reset IISystem Interface Unit (SIU) 4Reset 5Part III—The Hardware Interface

Seite 400

I Part I—Overview1 Overview2 G2 Core3 Memory MapII Part II—Configuration and Reset4 System Interface Unit (SIU)5 ResetIII Part III—The Hardware Inter

Seite 401

Fast Ethernet Controller 35FCC HDLC Controller 36FCC Transparent Controller 37Serial Peripheral Interface (SPI) 38I2C Controller 39Parallel I/O Ports

Seite 402

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-18 Freescale Semiconductor 2.4.1 PowerPC Cache ModelThe PowerPC architecture does not de

Seite 403 - 9.14 Error Handling

35 Fast Ethernet Controller36 FCC HDLC Controller37 FCC Transparent Controller38 Serial Peripheral Interface (SPI)39 I2C Controller40 Parallel I/O Po

Seite 404 - 9.14.1.3 PCI Interface

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-19 Figure 2-6. Data Cache OrganizationBecause the processor core

Seite 405 - Freescale Semiconductor 9-99

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-20 Freescale Semiconductor tenures of a read operation). Because the processor can dynam

Seite 406 - 9.14.1.4 Embedded Utilities

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-21 2.5 Exception ModelThis section describes the PowerPC excepti

Seite 407 - Clocks and Power Control

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber9.6 60x Bus Arbitration Priori

Seite 408 - 2 (DFBRG + 1)

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-22 Freescale Semiconductor exception is taken due to a trap or system call instruction,

Seite 409 - 10.4.3 PCI Bridge Clocking

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-23 Machine check 00200 A machine check is caused by the assertio

Seite 410

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-24 Freescale Semiconductor Program 00700 A program exception is caused by one of the fol

Seite 411 - 10.5 Clock Dividers

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-25 2.5.3 Exception PrioritiesThe exception priorities for the pr

Seite 412 - 10.7 PLL Pins

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-26 Freescale Semiconductor TLB with memory. In the PowerQUICC II, the processor core’s T

Seite 413 - .25µm (HiP4) Silicon

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 2-27 2.7 Instruction TimingThe processor core is a pipelined super

Seite 414

G2 CoreMPC8260 PowerQUICC II Family Reference Manual, Rev. 22-28 Freescale Semiconductor 2.8 Differences between the PowerQUICC II’s G2 Core and the M

Seite 415

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-1 Chapter 3 Memory MapThe PowerQUICC II’s internal memory resources ar

Seite 416 - × (PLLDF + 1) – 1

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-2 Freescale Semiconductor 0x10029 Reserved — 24 bits — —0x1002C 60x bus arbitration-l

Seite 417 - 10.10 Basic Power Structure

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-3 0x1012C Option register bank 5 (OR5) R/W 32 bits undefined

Seite 418 - 10-12 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xiii ContentsParagraphNumber TitlePageNumber9.11.1.5 PCI Outbound Compari

Seite 419 - Memory Controller

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-4 Freescale Semiconductor 0x101A5 Reserved — 24 bits — —0x101A8 Internal memory map r

Seite 420

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-5 0x10458 Outbound message register 0 (OMR0)2R/W 32 bits unde

Seite 421 - 11.1 Features

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-6 Freescale Semiconductor 0x10608 DMA 2 current descriptor address register (DMACDAR2

Seite 422 - 11.2 Basic Architecture

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-7 0x108E0 PCI inbound comparison mask register 1 (PICMR1)2R/W

Seite 423

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-8 Freescale Semiconductor 0x10D0C Port A open drain register (PODRA) R/W 32 bits 0x00

Seite 424

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-9 0x10D98 Timer 1 capture register (TCR1) R/W 16 bits 0x0000

Seite 425 - 11.2.2 Page Hit Checking

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-10 Freescale Semiconductor 0x11030 IDMA 3 event register (IDSR3) R/W 8 bits 0x00 19.8

Seite 426 - 11-8 Freescale Semiconductor

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-11 0x11319 Reserved — 24 bits — —0x1131C FCC1 transmit inter

Seite 427 - 11.2.9 Data Pipelining

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-12 Freescale Semiconductor 0x1133C FCC2 transmit internal rate registers for PHY0 (F

Seite 428 - 11-10 Freescale Semiconductor

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-13 TC Layer 140x11400 TC1 mode register (TCMODE1)4R/W 16 bits

Seite 429 - Table 11-1. Number of PSDVAL

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xiv Freescale Semiconductor ContentsParagraphNumber TitlePageNumber9.11.2.27 PCI Configuration Re

Seite 430 - 11.3 Register Descriptions

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-14 Freescale Semiconductor 0x1144C TC3 corrected cells counter (TC_CCC3)4R/W 16 bits

Seite 431 - 11.3.1 Base Registers (BR

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-15 0x114A2 TC6 cell delineation state machine register (CDSMR

Seite 432 - Table 11-4. BR

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-16 Freescale Semiconductor 0x114F2 TC8 error cells counter (TC_ECC8)4R/W 16 bits 0x00

Seite 433 - 11.3.2 Option Registers (OR

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-17 0x119D6 CP timers event register (RTER) R/W 16 bits 0x0000

Seite 434 - Table 11-5. OR

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-18 Freescale Semiconductor 0x11A17 SCC1 status register (SCCS1) R/W 8 bits 0x00 21.20

Seite 435

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-19 0x11A37 SCC2 status register (SCCS2) R/W 8 bits 0x00 21.20

Seite 436 - Table 11-6. OR

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-20 Freescale Semiconductor 0x11A57 SCC3 status register (SCCS3) R/W 8 bits 0x00 21.20

Seite 437 - )—UPM Mode

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-21 0x11A78–0x11A7FReserved — 8 bytes — —SMC10x11A82 SMC1 mod

Seite 438

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-22 Freescale Semiconductor 0x11B03 Reserved — 8 bits — —0x11B04 CPM mux FCC clock rou

Seite 439

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 3-23 SI2 Registers0x11B40 SI2 TDMA2 mode register (SI2AMR) R/W

Seite 440

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xv ContentsParagraphNumber TitlePageNumber9.13.1.6.2 DMA Status Register

Seite 441

Memory MapMPC8260 PowerQUICC II Family Reference Manual, Rev. 23-24 Freescale Semiconductor 0x12C00–0x12DFF SI 2 receive routing RAM (SI2RxRAM) R/W 51

Seite 442

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor II-1 Part IIConfiguration and ResetIntended AudiencePart II is intended f

Seite 443

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2II-2 Freescale Semiconductor example, MSR[LE] refers to the little-endian mode enable bit in the

Seite 444 - Mode Registers (M

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-1 Chapter 4 System Interface Unit (SIU)The system interface unit (SIU)

Seite 445

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-2 Freescale Semiconductor generates the clock signals used by the SI

Seite 446 - MR) (continued)

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-3 Figure 4-2 is a block diagram of the syste

Seite 447

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-4 Freescale Semiconductor Figure 4-3. Timers Clock GenerationFor det

Seite 448

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-5 Figure 4-4. TMCNT Block DiagramSection 4.3

Seite 449

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-6 Freescale Semiconductor This gives a range from 122 µs (PITC = 0x0

Seite 450

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-7 Figure 4-7. Software Watchdog Timer Block

Seite 451 - 11.4 SDRAM Machine

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xvi Freescale Semiconductor ContentsParagraphNumber TitlePageNumber10.6 PowerQUICC II Internal Cl

Seite 452

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-8 Freescale Semiconductor 4.2.1 Interrupt ConfigurationFigure 4-8 sh

Seite 453 - CBR REFRESH commands

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-9 If the software watchdog timer is programm

Seite 454

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-10 Freescale Semiconductor relative ordering of the interrupts, but,

Seite 455 - 11.4.5 Bank Interleaving

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-11 27 YCC8 (Grouped) Yes28 XSIU4 (Spread) No

Seite 456

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-12 Freescale Semiconductor Notice the lack of SDMA interrupt sources

Seite 457 - Freescale Semiconductor 11-39

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-13 • Spread. In the spread scheme, prioritie

Seite 458 - 11-40 Freescale Semiconductor

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-14 Freescale Semiconductor Figure 4-9. Interrupt Request Masking4.2.

Seite 459 - Freescale Semiconductor 11-41

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-15 6 IDMA1 0b00_01107 IDMA2 0b00_01118 IDMA3

Seite 460 - Figure 11-26. EAMUX = 1

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-16 Freescale Semiconductor Note that the interrupt vector table diff

Seite 461 - 11.4.7 SDRAM Interface Timing

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-17 Requests can be masked independently in t

Seite 462 - 11-44 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xvii ContentsParagraphNumber TitlePageNumber11.4 SDRAM Machine ...

Seite 463 - Freescale Semiconductor 11-45

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-18 Freescale Semiconductor The SICR register bits are described in T

Seite 464 - 11-46 Freescale Semiconductor

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-19 4.3.1.3 CPM Interrupt Priority Registers

Seite 465 - 11.4.10 SDRAM Refresh

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-20 Freescale Semiconductor The CPM low interrupt priority register (

Seite 466 - 11.4.11 SDRAM Refresh Timing

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-21 4.3.1.4 SIU Interrupt Pending Registers (

Seite 467 - READ/WRITE Command

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-22 Freescale Semiconductor When a pending interrupt is handled, the

Seite 468

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-23 Figure 4-17 shows SIMR_L.Note the followi

Seite 469

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-24 Freescale Semiconductor 4.3.1.6 SIU Interrupt Vector Register (SI

Seite 470

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-25 Figure 4-19. Interrupt Table Handling Exa

Seite 471 - 11.5.1 Timing Configuration

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-26 Freescale Semiconductor Table 4-8 describes SIEXR fields.4.3.2 Sy

Seite 472

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-27 Figure 4-9 describes BCR fields.0 1 3 4 5

Seite 473

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product contains a PowerPC processor core. The PowerP

Seite 474 - 11.5.1.3 Relaxed Timing

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xviii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber11.6.1.4 Exception Requests.

Seite 475

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-28 Freescale Semiconductor 11 EAV Enable address visibility. Normall

Seite 476

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-29 4.3.2.2 60x Bus Arbiter Configuration Reg

Seite 477 - [29–30] = 00, Fastest Timing)

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-30 Freescale Semiconductor 4.3.2.3 60x Bus Arbitration-Level Registe

Seite 478 - [29–30] = 01)

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-31 PPC_ALRL, shown in Figure 4-24, defines a

Seite 479 - [29–30] = 10)

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-32 Freescale Semiconductor 4.3.2.5 Local Bus Arbitration Level Regis

Seite 480

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-33 4.3.2.6 SIU Module Configuration Register

Seite 481

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-34 Freescale Semiconductor 2 PBSE Parity byte select enable. 0 Parit

Seite 482 - 11.6.1 Requests

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-35 10–11 APPC Address parity pins configurat

Seite 483 - RUN commands (MxMR[OP]

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-36 Freescale Semiconductor 4.3.2.7 Internal Memory Map Register (IMM

Seite 484

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-37 4.3.2.8 System Protection Control Registe

Seite 485 - RUN Command

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xix ContentsParagraphNumber TitlePageNumberChapter 13 IEEE 1149.1 Test A

Seite 486

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-38 Freescale Semiconductor Table 4-14 describes SYPCR fields.4.3.2.9

Seite 487 - 11.6.4 The RAM Array

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-39 Table 4-15 describes TESCR1 fields. 0123

Seite 488 - 11.6.4.1 RAM Words

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-40 Freescale Semiconductor 4.3.2.11 60x Bus Transfer Error Status an

Seite 489

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-41 The TESCR2 register is described in Table

Seite 490

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-42 Freescale Semiconductor 4.3.2.12 Local Bus Transfer Error Status

Seite 491

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-43 4.3.2.13 Local Bus Transfer Error Status

Seite 492

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-44 Freescale Semiconductor 4.3.2.14 Time Counter Status and Control

Seite 493

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-45 4.3.2.16 Time Counter Alarm Register (TMC

Seite 494 - MR Loop Field Usage

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-46 Freescale Semiconductor 4.3.3 Periodic Interrupt RegistersThe per

Seite 495

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-47 Table 4-22 describes PITC fields.4.3.3.3

Seite 496 - 11.6.4.5 The Wait Mechanism

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xx Freescale Semiconductor ContentsParagraphNumber TitlePageNumber14.6.7 RISC Timer Initializatio

Seite 497

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-48 Freescale Semiconductor Table 4-23 describes PITR fields. 4.3.4 P

Seite 498 - ACTIVATE command

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 4-49 Table 4-24 describes PCIBRx fields.4.3.4.

Seite 499

System Interface Unit (SIU)MPC8260 PowerQUICC II Family Reference Manual, Rev. 24-50 Freescale Semiconductor Table 4-26. SIU Pins Multiplexing Control

Seite 500

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 5-1 Chapter 5 ResetThe PowerQUICC II has several inputs to the reset log

Seite 501

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 25-2 Freescale Semiconductor 5.1.1 Reset ActionsThe reset block has a reset control logic tha

Seite 502

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 5-3 Figure 5-4 shows the power-on reset flow.Figure 5-1. Power-on Re

Seite 503

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 25-4 Freescale Semiconductor 5.2 Reset Status Register (RSR)The reset status register (RSR),

Seite 504

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 5-5 NOTEThe Reset Status Register accumulates reset events. For exam

Seite 505

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 25-6 Freescale Semiconductor 5.4 Reset ConfigurationVarious features may be configured during

Seite 506

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 5-7 The configuration words for all PowerQUICC IIs are assumed to re

Seite 507 - Figure 11-74. Exception Cycle

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxi ContentsParagraphNumber TitlePageNumber16.4.3 CMX SI2 Clock Route Reg

Seite 508 - 11-90 Freescale Semiconductor

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 25-8 Freescale Semiconductor 5.4.1 Hard Reset Configuration WordThe contents of the hard rese

Seite 509

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 5-9 13–15 ISB Initial internal space base select. Defines the initia

Seite 510

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 25-10 Freescale Semiconductor 5.4.2 Hard Reset Configuration ExamplesThis section presents so

Seite 511

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 5-11 Figure 5-6. Configuring a Single Chip from EPROM5.4.2.3 Multipl

Seite 512

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 25-12 Freescale Semiconductor Figure 5-7. Configuring Multiple ChipsIn this system, the confi

Seite 513

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 5-13 shows, this complex configuration is done without additional gl

Seite 514

ResetMPC8260 PowerQUICC II Family Reference Manual, Rev. 25-14 Freescale Semiconductor

Seite 515

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor III-1 Part IIIThe Hardware InterfaceIntended AudiencePart III is intended

Seite 516

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2III-2 Freescale Semiconductor MPC82xx DocumentationSupporting documentation for the PowerQUICC II

Seite 517

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor III-3 CPM Communications processor moduleCRC Cyclic redundancy check DMA

Seite 518

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber19.5.2 Memory to/from Periphe

Seite 519 - 11.8.2 Slow Devices Example

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2III-4 Freescale Semiconductor PRI Primary rate interfaceRx ReceiveSCC Serial communications contr

Seite 520

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-1 Chapter 6 External SignalsThis chapter describes the external signal

Seite 521

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-2 Freescale Semiconductor Figure 6-1. PowerQUICC II External Signals6.2 Signal

Seite 522

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-3 Table 6-1. External Signals Signal DescriptionBR60x

Seite 523 - SDRAM, BADDR is not needed

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-4 Freescale Semiconductor DBBIRQ360x data bus busy—(Input/output) As an output

Seite 524

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-5 IRQ3DP[3]CKSTP_OUTEXT_BR3Interrupt request 3—This inp

Seite 525 - Secondary (L2) Cache Support

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-6 Freescale Semiconductor IRQ7DP[7]CSE[1]Interrupt request 7—This input is one

Seite 526 - 12.1.2 Write-Through Mode

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-7 WTBADDR30IRQ3Write through—Output used for L2 cache c

Seite 527 - Freescale Semiconductor 12-3

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-8 Freescale Semiconductor CS[11]AP[0]Chip select—Output that enable specific me

Seite 528 - 12.1.3 ECC/Parity Mode

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-9 PSDCASPGPL360x bus SDRAM CAS—Output from the 60x bus

Seite 529 - Freescale Semiconductor 12-5

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxiii ContentsParagraphNumber TitlePageNumber20.1.3 Data Synchronization

Seite 530

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-10 Freescale Semiconductor LSDWELGPL1PCI_MODCK_H11Local bus SDRAM write enable—

Seite 531 - 12.5 Timing Example

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-11 L_A15SMIPCI_FRAME1Local bus address 15—Local bus add

Seite 532

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-12 Freescale Semiconductor L_A22PCI_SERR1Local bus address 22—Local bus address

Seite 533 - IEEE 1149.1 Test Access Port

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-13 L_A27PCI_GNT21CPCI_HS_ENUM1Local bus address 27—Loca

Seite 534 - 13.2 TAP Controller

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-14 Freescale Semiconductor LCL_DP[0–3]PCI_C/BE[3-0]1Local bus data parity—Local

Seite 535 - 13.3 Boundary Scan Register

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 6-15 RSTCONFRSTCONF —Input used during reset configuratio

Seite 536

External SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 26-16 Freescale Semiconductor PA[0–31] General-purpose I/O port A bits 0–31—CPM po

Seite 537 - 13.4 Instruction Register

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-1 Chapter 7 60x SignalsThis chapter describes the PowerQUICC II proces

Seite 538

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-2 Freescale Semiconductor 7.1 Signal ConfigurationFigure shows the grouping of the

Seite 539 - 13.6 Nonscan Chain Operation

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-3 7.2.1 Address Bus Arbitration SignalsThe address arbitrati

Seite 540 - 13-8 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxiv Freescale Semiconductor ContentsParagraphNumber TitlePageNumber21.18 SCC UART Transmit Buffe

Seite 541 - Intended Audience

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-4 Freescale Semiconductor a snoop copyback; may also be negated if the external mast

Seite 542 - IV-2 Freescale Semiconductor

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-5 7.2.1.3 Address Bus Busy (ABB)The address bus busy (ABB) s

Seite 543 - Architecture Documentation

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-6 Freescale Semiconductor bus request if the transfer attributes TT[0–4] indicate th

Seite 544

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-7 State Meaning Asserted—Indicates that another device has b

Seite 545

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-8 Freescale Semiconductor High Impedance—Same as A[0–31].7.2.4.3 Transfer Burst (TBS

Seite 546

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-9 State Meaning Asserted—Indicates that the transaction in p

Seite 547

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-10 Freescale Semiconductor State Meaning Asserted—Indicates that a 60x bus slave is

Seite 548 - IV-8 Freescale Semiconductor

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-11 Timing Comments Assertion—May occur as early as the secon

Seite 549 - Chapter 14

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-12 Freescale Semiconductor Negated—Indicates that an external device is not granted

Seite 550 - 14-2 Freescale Semiconductor

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-13 State Meaning The data bus holds 8 byte lanes assigned as

Seite 551

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxv ContentsParagraphNumber TitlePageNumber23.5 SCC BISYNC Commands ...

Seite 552 - 14.3.2 Features

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-14 Freescale Semiconductor State Meaning Asserted/Negated—Represents odd parity for

Seite 553 - 14.3.3 CP Block Diagram

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-15 asserted for each data beat in a burst transaction. For m

Seite 554 - 14.3.4 G2 Core Interface

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-16 Freescale Semiconductor Negation—Occurs after the clock cycle of the final (or on

Seite 555 - 14.3.5 Peripheral Interface

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 7-17 transaction,. For more information, see Section 8.5.5, “P

Seite 556 - 14.3.6 Execution from RAM

60x SignalsMPC8260 PowerQUICC II Family Reference Manual, Rev. 27-18 Freescale Semiconductor

Seite 557

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-1 Chapter 8 The 60x BusThe 60x bus, which is used by processors that i

Seite 558

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-2 Freescale Semiconductor 8.2 Bus ConfigurationThe 60x bus supports separate bus con

Seite 559

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-3 Figure 8-1. Single-PowerQUICC II Bus Mode NOTEIn single-Po

Seite 560 - 14.4 Command Set

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-4 Freescale Semiconductor operations and maintains coherency between the primary cac

Seite 561 - 16 17 18 25 26 27 28 31

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-5 require data transfer termination signals for each beat of

Seite 562 - 14.4.1.1 CP Commands

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxvi Freescale Semiconductor ContentsParagraphNumber TitlePageNumberChapter 25 SCC Ethernet Mode

Seite 563

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-6 Freescale Semiconductor system reset by sampling configuration pins. See Section 4

Seite 564

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-7 External arbitration (as provided by the PowerQUICC II) is

Seite 565 - 14.5 Dual-Port RAM

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-8 Freescale Semiconductor with BG INT-asserted (note that BG INT is an internal sign

Seite 566

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-9 Figure 8-5. Address Pipelining 8.4.3 Address Transfer Attr

Seite 567

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-10 Freescale Semiconductor Table 8-2. Trans fer Type Encoding TT[0–4]160x Bus Specif

Seite 568 - 14.5.2 Parameter RAM

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-11 NOTERegarding Table 8-2:1XX01 Reserved for customer— Not

Seite 569 - Table 14-10. Parameter RAM

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-12 Freescale Semiconductor • For reads, the processor cleans or flushes during a sno

Seite 570 - 14.6 RISC Timer Tables

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-13 The PowerQUICC II supports critical-word-first burst tran

Seite 571

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-14 Freescale Semiconductor Each data beat is terminated with an assertion of TA.8.4.

Seite 572 - 012 11 12 15

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-15 The PowerQUICC II supports misaligned memory operations,

Seite 573 - SET TIMER Command

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxvii ContentsParagraphNumber TitlePageNumberChapter 27 Serial Managemen

Seite 574 - SET TIMER command

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-16 Freescale Semiconductor 8.4.3.6 Effect of Port Size on Data TransfersThe PowerQUI

Seite 575 - Freescale Semiconductor 14-27

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-17 Figure 8-6. Interface to Different Port Size Devices031 6

Seite 576 - 14-28 Freescale Semiconductor

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-18 Freescale Semiconductor 8.4.3.7 60x-Compatible Bus Mode—Size CalculationTo comply

Seite 577 - Chapter 15

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-19 calculation state machine. Note that the address and size

Seite 578 - Figure 15-1. SI Block Diagram

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-20 Freescale Semiconductor 16-, or 24-byte extended transfers. These transactions ar

Seite 579 - 15.1 Features

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-21 Table 8-12. Address and Size State for Extended Transfers

Seite 580 - 15.2 Overview

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-22 Freescale Semiconductor Extended transfer mode is enabled by setting the BCR[ETM]

Seite 581

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-23 Figure 8-7. Retry CycleAs a bus master, the PowerQUICC II

Seite 582

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-24 Freescale Semiconductor TA/ARTRY relationship is not met, the master may enter an

Seite 583 - Freescale Semiconductor 15-7

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-25 one-level pipelining). When the internal arbiter counts a

Seite 584 - 15.4 Serial Interface RAM

Part I—Overview IOverview 1G2 Core 2Memory Map 3Part II—Configuration and Reset IISystem Interface Unit (SIU) 4Reset 5Part III—The Hardware Interface

Seite 585

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxviii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber27.4.11 SMC Transparent NMS

Seite 586 - RAM Entries

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-26 Freescale Semiconductor • External masters connected to the 60x bus must assert D

Seite 587 - RAM Entry (MCC = 0)

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-27 Figure 8-8 shows both a single-beat and burst data transf

Seite 588

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-28 Freescale Semiconductor Figure 8-9. 28-Bit Extended Transfer to 32-Bit Port SizeF

Seite 589 - RAM Entry (MCC = 1)

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-29 Figure 8-10. Burst Transfer to 32-Bit Port Size8.5.6 Data

Seite 590 - RAM Programming Example

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-30 Freescale Semiconductor Figure 8-11. Data Tenure Terminated by Assertion of TEATh

Seite 591 - Freescale Semiconductor 15-15

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 8-31 snooping condition). No snoop update to the PowerQUICC II

Seite 592 - RAM Size

The 60x BusMPC8260 PowerQUICC II Family Reference Manual, Rev. 28-32 Freescale Semiconductor 8.7.1 Support for the lwarx/stwcx. Instruction PairThe lo

Seite 593 - 15.5.2 SI Mode Registers (SI

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-1 Chapter 9 PCI BridgeNOTEThe functionality described in this chapter

Seite 594 - MR Field Descriptions

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-2 Freescale Semiconductor Figure 9-1. PCI Bridge in the PowerQUICC IIFigure 9-2. PCI

Seite 595

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-3 9.1 SignalsTo avoid the need for additional pins, the PCI b

Seite 596

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxix ContentsParagraphNumber TitlePageNumber28.3.4.3 SS7 Configuration Re

Seite 597 - FSD = 01

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-4 Freescale Semiconductor NOTEAlthough the user can direct the SDMA to the 60x bus, t

Seite 598 - FSD = 00

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-5 9.8 CompactPCI Hot Swap Specification SupportCompactPCI is

Seite 599 - 15.5.3 SI

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-6 Freescale Semiconductor • Address translation units for address mapping between hos

Seite 600 - 0 1 3 4 5 7 8 9 11 12 13 15

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-7 9.9.1.2 PCI Protocol FundamentalsThe bus transfer mechanism

Seite 601

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-8 Freescale Semiconductor 9.9.1.2.1 Basic Transfer ControlPCI data transfers are cont

Seite 602 - 15.6.1 IDL Interface Example

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-9 line, and disconnects after reading one cache line. If AD[1

Seite 603

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-10 Freescale Semiconductor A read transaction starts when FRAME is asserted for the f

Seite 604 - Figure 15-23. IDL Bus Signals

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-11 Figure 9-5. Single Beat Write ExampleFigure 9-6 shows an e

Seite 605 - Table 15-10. SI

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-12 Freescale Semiconductor When the PCI bridge as a target needs to suspend a transac

Seite 606

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-13 • AD[1-0] is 0bx1 (a reserved burst ordering encoding) dur

Seite 607 - Table 15-11. GCI Signals

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxx Freescale Semiconductor ContentsParagraphNumber TitlePageNumberChapter 29 Fast Communication

Seite 608 - 15-32 Freescale Semiconductor

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-14 Freescale Semiconductor target qualifies the address/data lines with FRAME before

Seite 609 - 15.7.2.2 SCIT Programming

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-15 For core- or DMA-initiated transfers, the PCI bridge strea

Seite 610 - 15-34 Freescale Semiconductor

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-16 Freescale Semiconductor the AD lines, reaches a stable value. This means that a va

Seite 611 - CPM Multiplexing

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-17 When the CONFIG_ADDRESS register gets written with a value

Seite 612 - 16.1 Features

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-18 Freescale Semiconductor 9.9.1.5.2 Error ReportingExcept for setting the detected-p

Seite 613 - Freescale Semiconductor 16-3

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-19 As a target that asserts SERR on an address parity, the PC

Seite 614 - 16.3 NMSI Configuration

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-20 Freescale Semiconductor is the master that is currently using the bus, and the hig

Seite 615 - Figure 16-3. Bank of Clocks

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-21 completes one more data phase and relinquishes the bus. Th

Seite 616

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-22 Freescale Semiconductor • If the transaction address is within one of the two inbo

Seite 617 - 16.4 CMX Registers

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-23 NOTEWhen a transaction is performed by a PCI master, the b

Seite 618

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxxi ContentsParagraphNumber TitlePageNumber30.2.1.4 AAL2 Transmitter Ove

Seite 619

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-24 Freescale Semiconductor Figure 9-14. Address Map Example9.10.1 Address Map Program

Seite 620 - 16-10 Freescale Semiconductor

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-25 are routed to the PCI bus with address translation disable

Seite 621

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-26 Freescale Semiconductor 9.10.2.2 PCI Outbound TranslationOutbound address translat

Seite 622

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-27 9.11 Configuration RegistersThere are two types of configu

Seite 623

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-28 Freescale Semiconductor 0x10458 Outbound message register 0 (OMR0) R/W undefined 9

Seite 624

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-29 0x10608 DMA 2 current descriptor address register (DMACDAR

Seite 625

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-30 Freescale Semiconductor 9.11.1.1 Message Unit (I2O) RegistersMessage unit register

Seite 626

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-31 9.11.1.4 PCI Outbound Base Address Registers (POBARx) The

Seite 627

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-32 Freescale Semiconductor Figure 9-19. PCI Outbound Comparison Mask Registers (POCMR

Seite 628

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-33 Figure 9-20. Discard Timer Control register (PTCR)Table 9-

Seite 629

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxxii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber30.6.1 ATM-Layer OAM Definit

Seite 630

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-34 Freescale Semiconductor Figure 9-21. General Purpose Control Register (GPCR)Table

Seite 631 - Baud-Rate Generators (BRGs)

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-35 9.11.1.8 PCI General Control Register (PCI_GCR) The PCI ge

Seite 632

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-36 Freescale Semiconductor Figure 9-23. Error Status Register (ESR)Table 9-10. descri

Seite 633 - Table 17-1. BRGC

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-37 9.11.1.10 Error Mask Register (EMR) The error mask registe

Seite 634

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-38 Freescale Semiconductor 9.11.1.11 Error Control Register (ECR) The error control r

Seite 635 - 17.3 UART Baud Rate Examples

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-39 9.11.1.12 PCI Error Address Capture Register (PCI_EACR) Th

Seite 636 - BRGCx[CD] = 389

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-40 Freescale Semiconductor 9.11.1.13 PCI Error Data Capture Register (PCI_EDCR) The P

Seite 637 - Chapter 18

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-41 Figure 9-28. PCI Error Control Capture Register (PCI_ECCR)

Seite 638 - 18-2 Freescale Semiconductor

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-42 Freescale Semiconductor 9.11.1.15 PCI Inbound Translation Address Registers (PITAR

Seite 639 - 18.2.1 Cascaded Mode

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-43 in a PIBARx register causes a change in the GPLABARx in th

Seite 640

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxxiii ContentsParagraphNumber TitlePageNumber30.10.2.3.5 AAL2 Protocol-S

Seite 641

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-44 Freescale Semiconductor Figure 9-31. PCI Inbound Comparison Mask Registers (PICMRx

Seite 642 - 0 7 8 9 10 11 12 13 14 15

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-45 9.11.2 PCI Bridge Configuration Registers The PCI Local B

Seite 643

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-46 Freescale Semiconductor Figure 9-32. PCI Bridge PCI Configuration RegistersThe PCI

Seite 644 - 0 13 14 15

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-47 Figure 9-33. Vendor ID Register9.11.2.2 Device ID Register

Seite 645 - Chapter 19

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-48 Freescale Semiconductor 9.11.2.4 PCI Bus Status Register The PCI bus status regist

Seite 646 - 19-2 Freescale Semiconductor

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-49 Figure 9-36. PCI Bus Status RegisterTable 9-23. describes

Seite 647 - 19.2 SDMA Registers

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-50 Freescale Semiconductor Figure 9-37. Revision ID Register9.11.2.6 PCI Bus Programm

Seite 648

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-51 Figure 9-39. Subclass Code Register9.11.2.8 PCI Bus Base C

Seite 649 - 19.4 IDMA Features

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-52 Freescale Semiconductor Figure 9-41. PCI Bus Cache Line Size Register9.11.2.10 PCI

Seite 650 - 19.5 IDMA Transfers

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-53 Figure 9-43. Header Type Register9.11.2.12 BIST Control Re

Seite 651

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxxiv Freescale Semiconductor ContentsParagraphNumber TitlePageNumber30.12.2.3 UTOPIA Loop-Back M

Seite 652

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-54 Freescale Semiconductor Figure 9-45. PCI Bus Internal Memory-Mapped Registers Base

Seite 653 - 19.5.1.2 Normal Mode

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-55 Figure 9-46. General Purpose Local Access Base Address Reg

Seite 654 - 19-10 Freescale Semiconductor

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-56 Freescale Semiconductor 9.11.2.16 Subsystem Device ID Register Figure 9-48 and Tab

Seite 655 - Freescale Semiconductor 19-11

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-57 Figure 9-50. PCI Bus Interrupt Line Register 9.11.2.19 PCI

Seite 656 - 19-12 Freescale Semiconductor

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-58 Freescale Semiconductor 9.11.2.21 PCI Bus MAX LAT Figure 9-53 and Table 9-40 descr

Seite 657 - 19.7 IDMA Interface Signals

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-59 9.11.2.23 PCI Bus Arbiter Configuration Register The PCI b

Seite 658 - 19.7.1.1 Level-Sensitive Mode

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-60 Freescale Semiconductor Table 9-42. describes the PCI bus arbiter configuration re

Seite 659 - 19.7.2 DONE

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-61 9.11.2.25 PCI Hot Swap Control Status Register Figure 9-5

Seite 660 - 19.8 IDMA Operation

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-62 Freescale Semiconductor 9.11.2.26 PCI Configuration Register Access from the Core

Seite 661 - Parameter RAM

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-63 9.11.2.27.1 Additional Information on Endianess The endian

Seite 662 - Table 19-4. IDMA

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxxv ContentsParagraphNumber TitlePageNumber31.8 AAL-1 Memory Structure..

Seite 663 - DCM is undefined at reset

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-64 Freescale Semiconductor Therefore, to set CTM in PCI DMA0 mode register, 0x0000000

Seite 664 - (DMA_WRAP)

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-65 • Accesses to PCI configuration registers are indirect (th

Seite 665

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-66 Freescale Semiconductor turn causes an interrupt to the local processor that imple

Seite 666

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-67 Figure 9-61. Outbound Message Registers (OMRx)9.12.2 Door

Seite 667 - 19.8.3 IDMA Performance

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-68 Freescale Semiconductor Figure 9-62. Outbound Doorbell Register (ODR)9.12.2.2 Inbo

Seite 668 - 19.8.5 IDMA BDs

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-69 9.12.3 I2O Unit The Intelligent Input Output specification

Seite 669

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-70 Freescale Semiconductor Figure 9-64. I2O Message QueueI2O defines extensions for t

Seite 670

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-71 The following registers should be accessed only from the 6

Seite 671 - START_IDMA Command

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-72 Freescale Semiconductor Figure 9-66. Inbound Free_FIFO Tail Pointer Register (IFTP

Seite 672 - STOP_IDMA Command

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-73 Figure 9-67. Inbound Post_FIFO Head Pointer Register (IPHP

Seite 673

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxxvi Freescale Semiconductor ContentsParagraphNumber TitlePageNumber32.4.1 Receiver Overview ...

Seite 674 - START_IDMA command is issued

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-74 Freescale Semiconductor 9.12.3.3 Outbound FIFOs The outbound queues are used to se

Seite 675

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-75 Free MFAs are picked up by the local processor pointed to

Seite 676 - (on 60x)–IDMA3

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-76 Freescale Semiconductor An external PCI master reads the outbound queue port regis

Seite 677 - (on 60x)–IDMA3 (continued)

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-77 Figure 9-72. Outbound Post_FIFO Tail Pointer Register (OPT

Seite 678

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-78 Freescale Semiconductor 9.12.3.4.2 Outbound FIFO Queue Port Register (OFQPR) OFQP

Seite 679 - Chapter 20

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-79 Figure 9-75. Outbound Message Interrupt Status Register (O

Seite 680 - 20.1 Features

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-80 Freescale Semiconductor Figure 9-76. Outbound Message Interrupt Mask Register (OMI

Seite 681

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-81 Figure 9-77. Inbound Message Interrupt Status Register (IM

Seite 682

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-82 Freescale Semiconductor 9.12.3.4.6 Inbound Message Interrupt Mask Register (IMIMR)

Seite 683 - Figure 20-3 shows GSMR_L

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-83 9.12.3.4.7 Messaging Unit Control Register (MUCR) This reg

Seite 684

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxxvii ContentsParagraphNumber TitlePageNumber33.3.2.4 Differences in CTC

Seite 685

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-84 Freescale Semiconductor 9.12.3.4.8 Queue Base Address Register (QBAR) This registe

Seite 686

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-85 9.13 DMA ControllerThe PCI bridge’s DMA controller transfe

Seite 687

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-86 Freescale Semiconductor address. The DMA controller assumes that the source and de

Seite 688

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-87 • First clear then set the CS (channel start) bit in the m

Seite 689

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-88 Freescale Semiconductor 60x bus, or when no data is left to transfer. Reading from

Seite 690

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-89 Table 9-66. DMAMRx Field DescriptionsBits Name Description

Seite 691 - 20.3 SCC Parameter RAM

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-90 Freescale Semiconductor 9.13.1.6.2 DMA Status Register [0–3] (DMASRx) The status r

Seite 692 - 20.3.1 SCC Base Addresses

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-91 9.13.1.6.3 DMA Current Descriptor Address Register [0–3] (

Seite 693 - Table 20-6. RFCR

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-92 Freescale Semiconductor 9.13.1.6.4 DMA Source Address Register [0–3] (DMASARx) The

Seite 694 - Table 20-7. SCC

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-93 The choice between PCI or 60x is done according to the fol

Seite 695 - 20.3.4 Initializing the SCCs

I Part I—Overview1 Overview2 G2 Core3 Memory MapII Part II—Configuration and Reset4 System Interface Unit (SIU)5 ResetIII Part III—The Hardware Inter

Seite 696

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xxxviii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber33.4.6.2 Delay Compensatio

Seite 697

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-94 Freescale Semiconductor 9.13.1.6.7 DMA Next Descriptor Address Register [0–3] (DMA

Seite 698

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-95 9.13.2 DMA Segment DescriptorsDMA segment descriptors cont

Seite 699

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-96 Freescale Semiconductor Figure 9-89. DMA Chain of Segment Descriptors9.13.2.1 Desc

Seite 700

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-97 Byte Count = 0x67452301 <MSB..LSB>9.13.2.2 Descripto

Seite 701

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-98 Freescale Semiconductor 9.14.1.1.1 System Error (SERR)The SERR signal is used to r

Seite 702 - 20.3.7 Reconfiguring the SCCs

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 9-99 9.14.1.3.1 Address Parity ErrorIf the PCI bridge is acting

Seite 703 - 20.3.8 Saving Power

PCI BridgeMPC8260 PowerQUICC II Family Reference Manual, Rev. 29-100 Freescale Semiconductor 9.14.1.3.4 Target-Abort ErrorIf a PCI transaction initiat

Seite 704 - 20-26 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 10-1 Chapter 10 Clocks and Power ControlThe PowerQUICC II’s clocking arc

Seite 705 - SCC UART Mode

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 210-2 Freescale Semiconductor 10.4 Main PLLThe main PLL performs frequency

Seite 706 - 21.2 Normal Asynchronous Mode

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 10-3 output frequency is twice the CPM frequency.

Seite 707 - 21.4 SCC UART Parameter RAM

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xxxix ContentsParagraphNumber TitlePageNumber33.5.4.3.2 As Responder (RX)

Seite 708

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 210-4 Freescale Semiconductor Figure 10-2. PCI Bridge as an Agent, Operati

Seite 709

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 10-5 NOTEIf a clock buffer is used in the feedbac

Seite 710 - 21.7 SCC UART Commands

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 210-6 Freescale Semiconductor 10.7 PLL Pins Table 10-1 shows dedicated PLL

Seite 711

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 10-7 Figure 10-4 shows the filtering circuit for

Seite 712

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 210-8 Freescale Semiconductor 10.8 System Clock Control Register (SCCR)The

Seite 713 - 21.10 Hunt Mode (Receiver)

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 10-9 10.9 System Clock Mode Register (SCMR)The sy

Seite 714 - STOP TRANSMIT command. The

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 210-10 Freescale Semiconductor The relationships among these parameters ar

Seite 715

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 10-11 10.10 Basic Power StructureThe I/O buffers,

Seite 716 - Table 21-8. Reception Errors

Clocks and Power ControlMPC8260 PowerQUICC II Family Reference Manual, Rev. 210-12 Freescale Semiconductor The PowerQUICC II supports the two followin

Seite 717

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-1 Chapter 11 Memory ControllerThe memory controller is responsible fo

Seite 718

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xl Freescale Semiconductor ContentsParagraphNumber TitlePageNumber34.4.2.1 TC Layer General Event

Seite 719 - Freescale Semiconductor 21-15

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-2 Freescale Semiconductor • 18-bit address and 32-bit local data bus memory c

Seite 720

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-3 11.1 FeaturesThe memory controller’s main features

Seite 721

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-4 Freescale Semiconductor — User-specified control-signal patterns run when a

Seite 722

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-5 Figure 11-2. Memory Controller Machine SelectionSom

Seite 723

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-6 Freescale Semiconductor Figure 11-3. Simple System ConfigurationImplementat

Seite 724

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-7 Figure 11-4. Basic Memory Controller OperationThe S

Seite 725

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-8 Freescale Semiconductor register each time a bus-cycle access is requested.

Seite 726

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-9 • An ECC double-bit error• An ECC single bit error

Seite 727

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-10 Freescale Semiconductor Note that this feature cannot be used with L2 cach

Seite 728

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-11 11.2.13 Partial Data Valid Indication (PSDVAL)The

Seite 729 - SCC HDLC Mode

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xli ContentsParagraphNumber TitlePageNumber35.15 Handling Collisions ...

Seite 730

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-12 Freescale Semiconductor 11.2.14 BADDR[27:31] Signal ConnectionsThe memory

Seite 731 - 22.4 SCC HDLC Parameter RAM

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-13 11.3.1 Base Registers (BRx)The base registers (BR0

Seite 732

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-14 Freescale Semiconductor 23 WP Write protect. Can restrict write accesses w

Seite 733 - 22.6 SCC HDLC Commands

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-15 11.3.2 Option Registers (ORx)The ORx registers def

Seite 734 - Table 22-5. Receive Errors

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-16 Freescale Semiconductor Table 11-5. ORx Field Descriptions (SDRAM Mode)Bit

Seite 735

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-17 Figure 11-8 shows ORx as it is formatted for GPCM

Seite 736

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-18 Freescale Semiconductor 19 BCTLD Data buffer control disable. Disables the

Seite 737 - RxBDs are used in receiving

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-19 NOTEGPCM produces a glitch on the BSx lines when t

Seite 738

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-20 Freescale Semiconductor 11.3.3 60x SDRAM Mode Register (PSDMR)The 60x SDRA

Seite 739

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-21 Table 11-8. PSDMR Field DescriptionsBits Name Desc

Seite 740

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xlii Freescale Semiconductor ContentsParagraphNumber TitlePageNumber38.3.1 The SPI as a Master De

Seite 741

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-22 Freescale Semiconductor SDRAM Device–Specific Parameters:14–16 RFRC Refres

Seite 742

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-23 11.3.4 Local Bus SDRAM Mode Register (LSDMR)The LS

Seite 743 - Freescale Semiconductor 22-15

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-24 Freescale Semiconductor 2–4 OP SDRAM operation. Selects the operation that

Seite 744 - 22-16 Freescale Semiconductor

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-25 SDRAM Device–Specific Parameters:14–16 RFRC Refres

Seite 745

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-26 Freescale Semiconductor 11.3.5 Machine A/B/C Mode Registers (MxMR)The mach

Seite 746 - 22.15.1 HDLC Bus Features

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-27 Table 11-10. Machine x Mode Registers (MxMR)Bits N

Seite 747

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-28 Freescale Semiconductor 11.3.6 Memory Data Register (MDR)The memory data r

Seite 748 - 22.15.4 Delayed RTS Mode

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-29 Table 11-11 describes MDR fields.11.3.7 Memory Add

Seite 749 - L1RXD CTSL1TXD

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-30 Freescale Semiconductor 11.3.8 60x Bus-Assigned UPM Refresh Timer (PURT)Th

Seite 750 - 22-22 Freescale Semiconductor

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-31 11.3.10 60x Bus-Assigned SDRAM Refresh Timer (PSRT

Seite 751 - SCC BISYNC Mode

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xliii ContentsParagraphNumber TitlePageNumberChapter 40 Parallel I/O Por

Seite 752 - 23.1 Features

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-32 Freescale Semiconductor Table 11-16 describes LSRT fields. 11.3.12 Memory

Seite 753 - 23.4 SCC BISYNC Parameter RAM

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-33 11.3.13 60x Bus Error Status and Control Registers

Seite 754 - 23.5 SCC BISYNC Commands

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-34 Freescale Semiconductor yFigure 11-19. 128-Mbyte SDRAM (Eight-Bank Configu

Seite 755 - Table 23-3. Receive Commands

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-35 11.4.1 Supported SDRAM ConfigurationsThe PowerQUIC

Seite 756

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-36 Freescale Semiconductor 11.4.4 Page-Mode Support and Pipeline AccessesThe

Seite 757

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-37 11.4.5 Bank Interleaving The SDRAM interface suppo

Seite 758

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-38 Freescale Semiconductor Note that in 60x-compatible mode, the 60x address

Seite 759

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-39 • Last data out to precharge (P/LSDMR[LDOTOPRE]).

Seite 760 - Receive Errors

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-40 Freescale Semiconductor Figure 11-21. ACTTORW = 2 (2 Clock Cycles)11.4.6.3

Seite 761

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-41 11.4.6.4 Last Data Out to Precharge As shown in Fi

Seite 762 - Figure 23-6. SCC BISYNC RxBD

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xliv Freescale Semiconductor ContentsParagraphNumber TitlePageNumber

Seite 763

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-42 Freescale Semiconductor 11.4.6.6 Refresh Recovery Interval (RFRC)As repres

Seite 764

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-43 P/LSDMR[BUFCMD] should be set. Setting this bit ca

Seite 765

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-44 Freescale Semiconductor Figure 11-29. SDRAM Single-Beat Read, Page Hit, CL

Seite 766

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-45 Figure 11-32. SDRAM Single-Beat Write, Page HitFig

Seite 767 - RESET BCS

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-46 Freescale Semiconductor Figure 11-35. SDRAM Write-after-Write Pipelined, P

Seite 768

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-47 11.4.9 SDRAM MODE-SET Command TimingThe PowerQUICC

Seite 769 - Freescale Semiconductor 23-19

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-48 Freescale Semiconductor There are two levels of refresh request priority—l

Seite 770 - 23-20 Freescale Semiconductor

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-49 11.4.12.1 SDRAM Configuration Example (Page-Based

Seite 771 - SCC Transparent Mode

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-50 Freescale Semiconductor Because AP alternates with A[7] of the row lines,

Seite 772 - 24-2 Freescale Semiconductor

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-51 Now, from the SDRAM device point of view, during a

Seite 773

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xlv FiguresFigureNumber TitlePageNumber1-1 PowerQUICC II Block Diagram...

Seite 774

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-52 Freescale Semiconductor The GPCM allows a glueless and flexible interface

Seite 775 - 24.4.3 End of Frame Detection

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-53 11.5.1 Timing ConfigurationIf BRx[MS] selects the

Seite 776 - 24.7 SCC Transparent Commands

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-54 Freescale Semiconductor • One quarter of a clock cycle later• One half of

Seite 777 - Table 24-5. Transmit Errors

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-55 Figure 11-43. GPCM Memory Device InterfaceAs Figur

Seite 778 - Table 24-6. Receive Errors

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-56 Freescale Semiconductor Figure 11-45. GPCM Memory Device Basic Timing (ACS

Seite 779 - Descriptions

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-57 Figure 11-47. GPCM Relaxed-Timing Write (ACS = 1x

Seite 780

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-58 Freescale Semiconductor Figure 11-49. GPCM Relaxed-Timing Write (ACS = 00

Seite 781

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-59 11.5.1.6 Extended Hold Time on Read AccessesSlow m

Seite 782

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-60 Freescale Semiconductor Figure 11-51. GPCM Read Followed by Read (ORx[29–

Seite 783 - Freescale Semiconductor 24-13

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-61 Figure 11-53. GPCM Read Followed by Write (ORx[29

Seite 784 - 24-14 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xlvi Freescale Semiconductor FiguresFigureNumber TitlePageNumber4-19 Interrupt Table Handling Exa

Seite 785 - SCC Ethernet Mode

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-62 Freescale Semiconductor Figure 11-54. External Termination of GPCM Access1

Seite 786 - 25.2 Features

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-63 11.5.4 Differences between MPC8xx’s GPCM and MPC82

Seite 787 - Freescale Semiconductor 25-3

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-64 Freescale Semiconductor value driven on the external memory controller pin

Seite 788

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-65 • Read burst cycle pattern (RBS)• Write single-bea

Seite 789

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-66 Freescale Semiconductor 11.6.1.1 Memory Access RequestsWhen an internal de

Seite 790 - 25-6 Freescale Semiconductor

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-67 11.6.1.3 Software Requests—RUN CommandSoftware can

Seite 791

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-68 Freescale Semiconductor NOTEFor integer clock ratios, the widths of T1/2/3

Seite 792

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-69 Figure 11-60 shows how CSx, GPL1, and GPL2 can be

Seite 793 - 25.9 SCC Ethernet Commands

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-70 Freescale Semiconductor Figure 11-61. RAM Array and Signal Generation11.6.

Seite 794 - Table 25-3. Receive Commands

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-71 Table 11-36 describes RAM word fields. Table 11-36

Seite 795

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xlvii FiguresFigureNumber TitlePageNumber8-9 28-Bit Extended Transfer to

Seite 796 - 25.13 Handling Collisions

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-72 Freescale Semiconductor 12 G1T1 General-purpose line 1 timing 1. Defines t

Seite 797

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-73 20 G5T1 General-purpose line 5 timing 1. Defines t

Seite 798 - Ethernet mode register

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-74 Freescale Semiconductor Additional information about some of the RAM word

Seite 799

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-75 Figure 11-63. CS Signal Selection11.6.4.1.2 Byte-S

Seite 800 - 25.18 SCC Ethernet Receive BD

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-76 Freescale Semiconductor 11.6.4.1.3 General-Purpose Signals (GxTx, GOx)The

Seite 801

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-77 11.6.4.2 Address Multiplexing The address lines ca

Seite 802

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-78 Freescale Semiconductor Figure 11-65. UPM Read Access Data Sampling11.6.4.

Seite 803

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-79 Figure 11-66. Wait Mechanism Timing for Internal a

Seite 804

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-80 Freescale Semiconductor This means that the address bus should be partitio

Seite 805

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-81 to logic 0) at the end of that cycle, unless there

Seite 806 - 25-22 Freescale Semiconductor

Fast Ethernet Controller 35FCC HDLC Controller 36FCC Transparent Controller 37Serial Peripheral Interface (SPI) 38I2C Controller 39Parallel I/O Ports

Seite 807 - Freescale Semiconductor 25-23

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2xlviii Freescale Semiconductor FiguresFigureNumber TitlePageNumber9-36 PCI Bus Status Register ..

Seite 808 - 25-24 Freescale Semiconductor

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-82 Freescale Semiconductor After timings are created, programming the UPM con

Seite 809 - SCC AppleTalk Mode

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-83 Figure 11-68. Single-Beat Read Access to FPM DRAMc

Seite 810 - 26.3 Connecting to AppleTalk

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-84 Freescale Semiconductor Figure 11-69. Single-Beat Write Access to FPM DRAM

Seite 811 - 26.4.1 Programming the GSMR

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-85 Figure 11-70. Burst Read Access to FPM DRAM (No LO

Seite 812 - 26.4.3 Programming the TODR

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-86 Freescale Semiconductor Figure 11-71. Burst Read Access to FPM DRAM (LOOP)

Seite 813 - Chapter 27

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-87 Figure 11-72. Burst Write Access to FPM DRAM (No L

Seite 814 - 27.1 Features

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-88 Freescale Semiconductor Figure 11-73. Refresh Cycle (CBR) to FPM DRAMcst1

Seite 815

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-89 Figure 11-74. Exception Cycle• If GPL_4 is not use

Seite 816

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-90 Freescale Semiconductor The timing diagram in Figure 11-75 shows how the b

Seite 817 - 27.2.3 SMC Parameter RAM

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-91 Figure 11-75. FPM DRAM Burst Read Access (Data Sam

Seite 818

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor xlix FiguresFigureNumber TitlePageNumber9-77 Inbound Message Interrupt St

Seite 819 - CLOSE RXBD command

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-92 Freescale Semiconductor 11.7.0.1 EDO Interface ExampleFigure 11-76 shows a

Seite 820

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-93 Disable timer period MxMR[DSx]0b10Burst inhibit de

Seite 821 - 27.2.4.5 Switching Protocols

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-94 Freescale Semiconductor Figure 11-77. Single-Beat Read Access to EDO DRAMc

Seite 822 - 27.3 SMC in UART Mode

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-95 Figure 11-78. Single-Beat Write Access to EDO DRAM

Seite 823 - 27.3.1 Features

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-96 Freescale Semiconductor Figure 11-79. Single-Beat Write Access to EDO DR

Seite 824 - 27.3.6 Sending a Break

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-97 Figure 11-80. Burst Read Access to EDO DRAMcst1 00

Seite 825 - 27.3.9 SMC UART RxBD

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-98 Freescale Semiconductor Figure 11-81. Burst Write Access to EDO DRAMcst1 0

Seite 826 - Figure 27-6. SMC UART RxBD

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-99 Figure 11-82. Refresh Cycle (CBR) to EDO DRAMcst1

Seite 827

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-100 Freescale Semiconductor Figure 11-83. Exception Cycle For EDO DRAMcst1 1

Seite 828 - Figure 27-7. RxBD Example

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-101 11.8 Handling Devices with Slow or Variable Acces

Seite 829 - 27.3.10 SMC UART TxBD

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2l Freescale Semiconductor FiguresFigureNumber TitlePageNumber11-22 CL = 2 (2 Clock Cycles) ...

Seite 830

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-102 Freescale Semiconductor There are two types of external bus masters:• Any

Seite 831 - Freescale Semiconductor 27-19

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-103 is sampled in the GPCM or after each READ/WRITE c

Seite 832 - 27.4 SMC in Transparent Mode

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-104 Freescale Semiconductor Figure 11-84. Pipelined Bus Operation and Memory

Seite 833 - Freescale Semiconductor 27-21

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 11-105 Figure 11-85. External Master Access (GPCM)11.9.5

Seite 834 - 27-22 Freescale Semiconductor

Memory ControllerMPC8260 PowerQUICC II Family Reference Manual, Rev. 211-106 Freescale Semiconductor Figure 11-86. External Master Configuration with

Seite 835

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 12-1 Chapter 12 Secondary (L2) Cache SupportThe PowerQUICC II has featur

Seite 836 - ENTER HUNT MODE

Secondary (L2) Cache SupportMPC8260 PowerQUICC II Family Reference Manual, Rev. 212-2 Freescale Semiconductor Figure 12-1. L2 Cache in Copy-Back Mode1

Seite 837

Secondary (L2) Cache SupportMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 12-3 mode sacrifices some of the write perfor

Seite 838 - 27.4.8 SMC Transparent RxBD

Secondary (L2) Cache SupportMPC8260 PowerQUICC II Family Reference Manual, Rev. 212-4 Freescale Semiconductor Figure 12-2. External L2 Cache in Write-

Seite 839 - 27.4.9 SMC Transparent TxBD

Secondary (L2) Cache SupportMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 12-5 In ECC/parity mode the L2 cache can supp

Seite 840

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor li FiguresFigureNumber TitlePageNumber11-63 CS Signal Selection...

Seite 841

Secondary (L2) Cache SupportMPC8260 PowerQUICC II Family Reference Manual, Rev. 212-6 Freescale Semiconductor Figure 12-3. External L2 Cache in ECC/Pa

Seite 842 - 27.5 The SMC in GCI Mode

Secondary (L2) Cache SupportMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 12-7 • BCR[L2D] = 0—L2 response time. In this

Seite 843

Secondary (L2) Cache SupportMPC8260 PowerQUICC II Family Reference Manual, Rev. 212-8 Freescale Semiconductor Figure 12-4. Read Access with L2 CacheCL

Seite 844 - 27.5.4 SMC GCI Commands

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 13-1 Chapter 13 IEEE 1149.1 Test Access PortThe PowerQUICC II provides a

Seite 845 - 0123 78 15

IEEE 1149.1 Test Access PortMPC8260 PowerQUICC II Family Reference Manual, Rev. 213-2 Freescale Semiconductor Figure 13-1. Test Logic Block DiagramThe

Seite 846 - 01 78 131415

IEEE 1149.1 Test Access PortMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 13-3 Figure 13-2. TAP Controller State Machin

Seite 847

IEEE 1149.1 Test Access PortMPC8260 PowerQUICC II Family Reference Manual, Rev. 213-4 Freescale Semiconductor Figure 13-3. Output Pin Cell (O.Pin)Figu

Seite 848 - 27-36 Freescale Semiconductor

IEEE 1149.1 Test Access PortMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 13-5 Figure 13-5. Output Control Cell (IO.CTL

Seite 849 - Chapter 28

IEEE 1149.1 Test Access PortMPC8260 PowerQUICC II Family Reference Manual, Rev. 213-6 Freescale Semiconductor from the shift register to the parallel

Seite 850 - 28.1 MCC Operation Overview

IEEE 1149.1 Test Access PortMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 13-7 The parallel output of the instruction r

Seite 851

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lii Freescale Semiconductor FiguresFigureNumber TitlePageNumber14-8 Dual-Port RAM Memory Map...

Seite 852 - 28.2 Global MCC Parameters

IEEE 1149.1 Test Access PortMPC8260 PowerQUICC II Family Reference Manual, Rev. 213-8 Freescale Semiconductor

Seite 853

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor IV-1 Part IVCommunications Processor ModuleIntended AudiencePart IV is in

Seite 854

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2IV-2 Freescale Semiconductor • Chapter 23, “SCC BISYNC Mode,” describes the PowerQUICC II impleme

Seite 855 - Figure 28-2. TSTATE High Byte

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor IV-3 • Chapter 40, “Parallel I/O Ports,” describes the four general-purpo

Seite 856 - Figure 28-3. INTMSK Mask Bits

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2IV-4 Freescale Semiconductor x In certain contexts, such as in a signal encoding or a bit field,

Seite 857

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor IV-5 Table IV-1. Acronyms and Abbreviated TermsTerm MeaningAAL ATM adapta

Seite 858

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2IV-6 Freescale Semiconductor GCRA Generic cell rate algorithm (leaky bucket)GPCM General-purpose

Seite 859

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor IV-7 PHY Physical layerPPM Pulse-position modulationRM Resource managemen

Seite 860 - 28.3.2.2

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2IV-8 Freescale Semiconductor

Seite 861 - 0 12345678910111213 15

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-1 Chapter 14 Communications Processor Module OverviewThe PowerQUICC I

Seite 862 - 28.3.1.4

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor liii FiguresFigureNumber TitlePageNumber17-2 Baud-Rate Generator Configur

Seite 863 - Figure 28-7. INTMSK Mask Bits

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-2 Freescale Semiconductor — Synchronous UART (1x clock

Seite 864

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-3 Figure 14-1 shows the PowerQ

Seite 865

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-4 Freescale Semiconductor 14.3 Communications Processo

Seite 866 - 28-18 Freescale Semiconductor

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-5 • 64-bit dual-port RAM acces

Seite 867

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-6 Freescale Semiconductor Figure 14-2. Communications

Seite 868

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-7 • Many parameters are exchan

Seite 869

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-8 Freescale Semiconductor 14.3.6 Execution from RAMThe

Seite 870

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-9 RCCR bit fields are describe

Seite 871

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-10 Freescale Semiconductor 12 EIE External interrupt e

Seite 872 - 0 3 4 5 6 7 8 9 10 11 12 15

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-11 14.3.8 RISC Time-Stamp Cont

Seite 873

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2liv Freescale Semiconductor FiguresFigureNumber TitlePageNumber21-5 Asynchronous UART Transmitter

Seite 874 - Figure 28-12. Mask2 Format

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-12 Freescale Semiconductor After reset, setting RTSCR[

Seite 875 - Freescale Semiconductor 28-27

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-13 14.4.1 CP Command Register

Seite 876 - 28.4 Channel Extra Parameters

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-14 Freescale Semiconductor 14.4.1.1 CP CommandsThe CP

Seite 877 - 28.5 Superchannels

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-15 Table 14-7. CP Command Opco

Seite 878 - 28-30 Freescale Semiconductor

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-16 Freescale Semiconductor NOTEIf a reserved command i

Seite 879

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-17 14.4.2 Command Register Exa

Seite 880

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-18 Freescale Semiconductor Figure 14-7. Dual-Port RAM

Seite 881

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-19 Figure 14-8. Dual-Port RAM

Seite 882 - 28.7 MCC Commands

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-20 Freescale Semiconductor unused parameter RAM, such

Seite 883 - 28.8 MCC Exceptions

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-21 Table 14-10. Parameter RAMP

Seite 884

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lv FiguresFigureNumber TitlePageNumber25-4 Ethernet Address Recognition F

Seite 885 - 0 1 2 3 4 5 6 7 8 1112 131415

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-22 Freescale Semiconductor 14.6 RISC Timer TablesThe C

Seite 886

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-23 Figure 14-9. RISC Timer Tab

Seite 887

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-24 Freescale Semiconductor 14.6.2 RISC Timer Command R

Seite 888

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-25 14.6.5 SET TIMER CommandThe

Seite 889 - Freescale Semiconductor 28-41

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-26 Freescale Semiconductor 14.6.7 RISC Timer Initializ

Seite 890

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 14-27 If a SET TIMER command is i

Seite 891 - 28.9 MCC Buffer Descriptors

Communications Processor Module OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 214-28 Freescale Semiconductor

Seite 892

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-1 Chapter 15 Serial Interface with Time-Slot AssignerFigure 15-1 show

Seite 893 - Invalid data

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-2 Freescale Semiconductor Figure 15-1. SI Block Diagra

Seite 894

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-3 15.1 FeaturesEach SI has the

Seite 895

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lvi Freescale Semiconductor FiguresFigureNumber TitlePageNumber28-14 Transmitter Super Channel Ex

Seite 896 - 28-48 Freescale Semiconductor

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-4 Freescale Semiconductor • Independent mapping for re

Seite 897 - Freescale Semiconductor 28-49

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-5 Figure 15-2. Various Configu

Seite 898 - 28-50 Freescale Semiconductor

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-6 Freescale Semiconductor At its most flexible, the TS

Seite 899 - Chapter 29

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-7 to program the receive routi

Seite 900 - 29-2 Freescale Semiconductor

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-8 Freescale Semiconductor Figure 15-4. Enabling Connec

Seite 901

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-9 15.4.1 One Multiplexed Chann

Seite 902

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-10 Freescale Semiconductor Figure 15-6. One TDM Channe

Seite 903

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-11 Table 15-1. SIx RAM Entry (

Seite 904

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-12 Freescale Semiconductor Figure 15-8 shows how SWTR

Seite 905

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-13 Table 15-2. SIx RAM Entry (

Seite 906

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lvii FiguresFigureNumber TitlePageNumber30-22 VCI Filtering Enable Bits .

Seite 907 - 29.6 FCC Buffer Descriptors

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-14 Freescale Semiconductor 15.4.4 SIx RAM Programming

Seite 908 - + 0 Status and Control

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-15 • Static routing. The numbe

Seite 909 - 29.7 FCC Parameter RAM

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-16 Freescale Semiconductor Figure 15-9. Example: SIx R

Seite 910

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-17 15.5 Serial Interface Regis

Seite 911

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-18 Freescale Semiconductor Table 15-5 describes SIxMR

Seite 912 - 29.8 Interrupts from the FCCs

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-19 6–7 RFSDx Receive frame syn

Seite 913 - 29.9 FCC Initialization

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-20 Freescale Semiconductor Figure 15-12 shows the one-

Seite 914 - 29.10 FCC Interrupt Handling

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-21 Figure 15-14. Falling Edge

Seite 915 - 29.11 FCC Timing Control

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-22 Freescale Semiconductor Figure 15-16. Falling Edge

Seite 916

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-23 Figure 15-17. Falling Edge

Seite 917 - Figure 29-10. CTS Lost

35 Fast Ethernet Controller36 FCC HDLC Controller37 FCC Transparent Controller38 Serial Peripheral Interface (SPI)39 I2C Controller40 Parallel I/O Po

Seite 918

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lviii Freescale Semiconductor FiguresFigureNumber TitlePageNumber30-63 COMM_INFO Field ...

Seite 919 - Freescale Semiconductor 29-21

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-24 Freescale Semiconductor Table 15-6. describes SIxRS

Seite 920 - 29.13 Saving Power

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-25 15.5.5 SI Status Registers

Seite 921 - AAL0, AAL1, and AAL5

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-26 Freescale Semiconductor (physical layer device) and

Seite 922 - 30-2 Freescale Semiconductor

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-27 Figure 15-22. IDL Terminal

Seite 923 - Freescale Semiconductor 30-3

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-28 Freescale Semiconductor The basic rate IDL bus has

Seite 924 - 30.2 ATM Controller Overview

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-29 device negates L1GRx. The P

Seite 925 - 30.2.1 Transmitter Overview

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-30 Freescale Semiconductor 2. CMXSI1CR = 0x00. TDMA re

Seite 926 - 30.2.2 Receiver Overview

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-31 The GCI bus consists of fou

Seite 927 - Freescale Semiconductor 30-7

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-32 Freescale Semiconductor • M is a 64-Kbps monitor ch

Seite 928 - 30.2.4 ABR Flow Control

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 15-33 signals to the SIx RAM tran

Seite 929

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lix FiguresFigureNumber TitlePageNumber32-7 CPS Tx Queue Descriptor (TxQD

Seite 930 - Max bit rate =

Serial Interface with Time-Slot AssignerMPC8260 PowerQUICC II Family Reference Manual, Rev. 215-34 Freescale Semiconductor NOTEIf SCIT mode is not use

Seite 931 - 30.3.5 ATM Traffic Type

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-1 Chapter 16 CPM MultiplexingThe CPM multiplexing logic (CMX) connect

Seite 932

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-2 Freescale Semiconductor Figure 16-1. CPM Multiplexing Logic (CMX) Block Diag

Seite 933 - Freescale Semiconductor 30-13

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-3 • Each SCC can have its own set of modem control pin

Seite 934 - 30.4.1 External CAM Lookup

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-4 Freescale Semiconductor Figure 16-2. Enabling Connections to the TSA16.3 NMS

Seite 935 - 30.4.2 Address Compression

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-5 Figure 16-3. Bank of ClocksThe eight BRGs also make

Seite 936

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-6 Freescale Semiconductor Table 16-1. Clock Source OptionsClockCLK BRG12345678

Seite 937

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-7 NOTEAfter a clock source is selected, the clock is g

Seite 938 - 30.4.4 Receive Raw Cell Queue

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-8 Freescale Semiconductor NOTEEach SADx and MADx corresponds to a pair of sepa

Seite 939

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-9 Figure 16-5. Connection of the Master Address• For s

Seite 940 - 30.5.1 The ABR Model

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lx Freescale Semiconductor FiguresFigureNumber TitlePageNumber33-23 IMA Transmit Interrupt Status

Seite 941 - 30.5.1.3 ABR Flowcharts

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-10 Freescale Semiconductor NOTEThe user must program the addresses of the PHYs

Seite 942

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-11 Figure 16-7. Multi-PHY Receive Address Multiplexing

Seite 943

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-12 Freescale Semiconductor 16.4.2 CMX SI1 Clock Route Register (CMXSI1CR)The C

Seite 944

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-13 Table 16-4 describes CMXSI2CR fields.16.4.4 CMX FCC

Seite 945 - 30.5.2 RM Cell Structure

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-14 Freescale Semiconductor Table 16-5 describes CMXFCR fields.0 1 2 4 5 7 8 9

Seite 946 - 012 67 15

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-15 8-9 FC2 Defines the FCC2 connection.00 FCC2 is not

Seite 947 - 30.6 OAM Support

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-16 Freescale Semiconductor 16.4.5 CMX SCC Clock Route Register (CMXSCR)The CMX

Seite 948

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-17 2–4 RS1CS Receive SCC1 clock source (NMSI mode). Ig

Seite 949 - 30.6.6 Performance Monitoring

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-18 Freescale Semiconductor 17 SC3 SCC3 connection0 SCC3 is not connected to th

Seite 950 - 30.6.6.2 PM Block Monitoring

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 16-19 16.4.6 CMX SMC Clock Route Register (CMXSMR)The CMX

Seite 951 - 30.6.6.3 PM Block Generation

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxi FiguresFigureNumber TitlePageNumber36-9 FCC Status Register (FCCS)...

Seite 952 - 30.7 User-Defined Cells (UDC)

CPM MultiplexingMPC8260 PowerQUICC II Family Reference Manual, Rev. 216-20 Freescale Semiconductor 2–3 SMC1CS SMC1 clock source (NMSI mode). SMC1 can

Seite 953 - 30.9 ATM-to-TDM Interworking

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 17-1 Chapter 17 Baud-Rate Generators (BRGs)The CPM contains eight indepe

Seite 954

Baud-Rate Generators (BRGs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 217-2 Freescale Semiconductor source for multiple BRGs. The external so

Seite 955 - 30.9.6 CAS Support

Baud-Rate Generators (BRGs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 17-3 Table 17-2 shows the possible external cl

Seite 956 - 30.10 ATM Memory Structure

Baud-Rate Generators (BRGs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 217-4 Freescale Semiconductor 17.2 Autobaud Operation on a UARTDuring t

Seite 957

Baud-Rate Generators (BRGs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 17-5 17.3 UART Baud Rate Examples For synchron

Seite 958

Baud-Rate Generators (BRGs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 217-6 Freescale Semiconductor For example, to get a rate of 64 kbps, th

Seite 959

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 18-1 Chapter 18 TimersThe CPM includes four identical 16-bit general-pur

Seite 960

TimersMPC8260 PowerQUICC II Family Reference Manual, Rev. 218-2 Freescale Semiconductor • 16-nanosecond resolution (at 66 MHz)• Programmable sources f

Seite 961 - 30.10.2.1 ATM Channel Code

TimersMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 18-3 The restart gate mode performs the same function as normal mod

Seite 962

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxii Freescale Semiconductor FiguresFigureNumber TitlePageNumber

Seite 963

TimersMPC8260 PowerQUICC II Family Reference Manual, Rev. 218-4 Freescale Semiconductor Table 18-1 describes TGCR1 fields.The TGCR2 register is shown

Seite 964

TimersMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 18-5 Table 18-2 describes TGCR2 fields.18.2.3 Timer Mode Registers

Seite 965

TimersMPC8260 PowerQUICC II Family Reference Manual, Rev. 218-6 Freescale Semiconductor Table 18-3 describes TMR1–TMR4 register fields.18.2.4 Timer Re

Seite 966 - + 0x0E TML

TimersMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 18-7 18.2.5 Timer Capture Registers (TCR1–TCR4)Each timer capture r

Seite 967

TimersMPC8260 PowerQUICC II Family Reference Manual, Rev. 218-8 Freescale Semiconductor Writing ones clears event bits; writing zeros has no effect. B

Seite 968

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-1 Chapter 19 SDMA Channels and IDMA EmulationThe PowerQUICC II has tw

Seite 969

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-2 Freescale Semiconductor The SDMA channel can be assigned big

Seite 970

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-3 Figure 19-2. SDMA Bus Arbitration (T

Seite 971 - Freescale Semiconductor 30-51

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-4 Freescale Semiconductor 19.2.2 SDMA Mask Register (SDMR)The

Seite 972 - 30-52 Freescale Semiconductor

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-5 19.3 IDMA EmulationThe CPM can be co

Seite 973

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxiii TablesTableNumber TitlePageNumberi Changes to MPC8260 Family Refere

Seite 974

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-6 Freescale Semiconductor • Programmable byte-order conversion

Seite 975

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-7 Figure 19-5 shows the IDMA transfer

Seite 976

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-8 Freescale Semiconductor Figure 19-6. Example IDMA Transfer B

Seite 977 - + 0x12 —

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-9 19.5.1.2 Normal ModeWhen external re

Seite 978

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-10 Freescale Semiconductor Any IDMA access to a peripheral use

Seite 979

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-11 related to the dual-port RAM bus ar

Seite 980

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-12 Freescale Semiconductor Conversely, if the transfer size is

Seite 981

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-13 19.6 IDMA PrioritiesEach IDMA chann

Seite 982

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-14 Freescale Semiconductor DREQx may be configured as either e

Seite 983 - 30.10.4 APC Data Structure

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-15 Figure 19-7. Timing Requirement for

Seite 984

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxiv Freescale Semiconductor TablesTableNumber TitlePageNumber4-23 PITR Field Descriptions...

Seite 985 - 30.10.4.2 APC Priority Table

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-16 Freescale Semiconductor NOTEWhen DREQ is level-sensitive an

Seite 986 - Figure 30-40. Control Slot

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-17 Figure 19-8. IDMAx Channel’s BD Tab

Seite 987

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-18 Freescale Semiconductor Table 19-4. IDMAx Parameter RAMOffs

Seite 988

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-19 19.8.2.1 DMA Channel Mode (DCM)The

Seite 989 - Free Buffer Pool 1

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-20 Freescale Semiconductor Table 19-5. DCM Field DescriptionsB

Seite 990 - 01234 15

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-21 19.8.2.2 Data Transfer Types as Pro

Seite 991 - 30.10.5.4 AAL5 RxBD

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-22 Freescale Semiconductor 19.8.2.3 Programming DTS and STSThe

Seite 992

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-23 Table 19-8 describes valid STS/DTS

Seite 993 - 30.10.5.5 AAL1 RxBD

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-24 Freescale Semiconductor transfer sizes allows longer transf

Seite 994 - 30.10.5.6 AAL0 RxBD

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-25 Table 19-10 describes IDMA BD field

Seite 995 - 30.10.5.8 AAL2 RxBD

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxv TablesTableNumber TitlePageNumber9-16 PITARx Field Descriptions...

Seite 996 - 30.10.5.10 AAL5 TxBDs

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-26 Freescale Semiconductor 6 CM Continuous mode0 Buffer chaini

Seite 997 - 30.10.5.11 AAL1 TxBDs

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-27 19.9 IDMA CommandsThe user has two

Seite 998 - 30.10.5.12 AAL0 TxBDs

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-28 Freescale Semiconductor In external request mode (ERM=1), t

Seite 999 - 30.10.5.13 AAL1 CES TxBDs

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-29 19.10.1 Externally Recognizing IDMA

Seite 1000 - 30.10.5.14 AAL2 TxBDs

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-30 Freescale Semiconductor Table 19-14 describes parallel I/O

Seite 1001 - 30.11 ATM Exceptions

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-31 DCM(SINC) = 0 The peripheral addres

Seite 1002 - 30.11.2 Interrupt Queue Entry

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-32 Freescale Semiconductor 19.12.2 Memory-to-Peripheral Fly-By

Seite 1003 - Name Description

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 19-33 19.12.3 Memory-to-Memory (PCI Bus t

Seite 1004 - 30.12 The UTOPIA Interface

SDMA Channels and IDMA EmulationMPC8260 PowerQUICC II Family Reference Manual, Rev. 219-34 Freescale Semiconductor DCM[DINC] = 1 The destination memor

Seite 1005

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-1 Chapter 20 Serial Communications Controllers (SCCs)The PowerQUICC I

Seite 1006

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxvi Freescale Semiconductor TablesTableNumber TitlePageNumber9-57 OPTPR Field Descriptions...

Seite 1007 - 30.13 ATM Registers

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-2 Freescale Semiconductor Figure 20-1. SCC Block Diagr

Seite 1008 - 0 3 4 7 8 9 10 11 15

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-3 • Fully transparent option f

Seite 1009

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-4 Freescale Semiconductor 19–20 TRX, TTXTransparent re

Seite 1010

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-5 Figure 20-3 shows GSMR_L.Tab

Seite 1011 - (FCC1 and FCC2 Only)

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-6 Freescale Semiconductor 1–2 EDGE Clock edge. Determi

Seite 1012 - Field Descriptions

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-7 11–12 TPP Tx preamble patter

Seite 1013 - 30.14 ATM Transmit Command

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-8 Freescale Semiconductor 24–25 DIAG Diagnostic mode.

Seite 1014

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-9 20.1.2 Protocol-Specific Mod

Seite 1015

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-10 Freescale Semiconductor 20.1.4 Transmit-on-Demand R

Seite 1016 - 30.16.3 Buffer Configuration

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-11 — For an RxBD, this is the

Seite 1017 - Chapter 31

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxvii TablesTableNumber TitlePageNumber11-21 SDRAM Address Multiplexing (

Seite 1018 - 31-2 Freescale Semiconductor

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-12 Freescale Semiconductor Figure 20-7. SCC BD and Buf

Seite 1019 - 31.2.2 Signaling Path

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-13 20.3 SCC Parameter RAMEach

Seite 1020

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-14 Freescale Semiconductor 20.3.1 SCC Base AddressesTh

Seite 1021 - Freescale Semiconductor 31-5

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-15 20.3.2 Function Code Regist

Seite 1022 - 31.4 Interworking Functions

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-16 Freescale Semiconductor 20.3.3 Handling SCC Interru

Seite 1023 - 31.4.1.2 TDM-to-ATM

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-17 Additional information abou

Seite 1024 - 31.4.2 Timing Issues

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-18 Freescale Semiconductor Figure 20-9. Output Delay f

Seite 1025 - Freescale Semiconductor 31-9

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-19 Figure 20-11. CTS Lost in S

Seite 1026 - 31.4.5 Trunk Condition

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-20 Freescale Semiconductor Figure 20-12. Using CD to C

Seite 1027

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-21 20.3.6 Digital Phase-Locked

Seite 1028 - 31.4.7.1 CAS Routing Table

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor v ContentsParagraphNumber TitlePageNumberAbout This BookReference Manual

Seite 1029

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxviii Freescale Semiconductor TablesTableNumber TitlePageNumber15-4 SIxGMR Field Descriptions...

Seite 1030

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-22 Freescale Semiconductor Figure 20-14. DPLL Transmit

Seite 1031 - Freescale Semiconductor 31-15

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-23 The DPLL can also be used t

Seite 1032

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-24 Freescale Semiconductor If the DPLL is not needed,

Seite 1033

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 20-25 4. If an INIT TX PARAMETERS

Seite 1034

Serial Communications Controllers (SCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 220-26 Freescale Semiconductor

Seite 1035

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-1 Chapter 21 SCC UART ModeThe universal asynchronous receiver transmi

Seite 1036 - 31.6 3-Step-SN Algorithm

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-2 Freescale Semiconductor In synchronous UART (isochronous operation), a separate

Seite 1037

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-3 3. Address/data bit (optional)4. Parity bit (optional)5

Seite 1038 - 31.8 AAL-1 Memory Structure

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-4 Freescale Semiconductor Table 21-1. UART-Specific SCC Parameter RAM Memory MapO

Seite 1039

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-5 21.5 Data-Handling Methods: Character- or Message-Based

Seite 1040

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxix TablesTableNumber TitlePageNumber20-2 GSMR_L Field Descriptions ...

Seite 1041 - (RCT, TCT)

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-6 Freescale Semiconductor 21.7 SCC UART CommandsThe transmit commands in Table 21

Seite 1042

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-7 • Automatic multidrop mode—The controller checks the in

Seite 1043 - Bits Name Description

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-8 Freescale Semiconductor Table 21-4 describes the data structure used in control

Seite 1044

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-9 21.10 Hunt Mode (Receiver)A UART receiver in hunt mode

Seite 1045 - + 0x16 Block Size

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-10 Freescale Semiconductor 21.12 Sending a Break (Transmitter)A break is an all-z

Seite 1046

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-11 21.15 Handling Errors in the SCC UART ControllerThe UA

Seite 1047 - 01234567 8 91011 12 131415

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-12 Freescale Semiconductor 21.16 UART Mode Register (PSMR)For UART mode, the SCC

Seite 1048 - command. When the host

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-13 Table 21-9 describes PSMR UART fields.0 1 2 3 4 5 6 7

Seite 1049

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-14 Freescale Semiconductor 21.17 SCC UART Receive Buffer Descriptor (RxBD)The CPM

Seite 1050

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-15 •An ENTER HUNT MODE or CLOSE RXBD command is issued.•

Seite 1051

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxx Freescale Semiconductor TablesTableNumber TitlePageNumber23-10 PSMR Field Descriptions...

Seite 1052 - 31.11 Buffer Descriptors

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-16 Freescale Semiconductor Figure 21-7. SCC UART Receiving using RxBDsFigure 21-8

Seite 1053 - Pointers

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-17 Table 21-10 describes RxBD status and control fields.0

Seite 1054 - 31.12 ATM Controller Buffers

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-18 Freescale Semiconductor Section 20.2, “SCC Buffer Descriptors (BDs),” describe

Seite 1055 - Figure 31-28. AAL1 CES RxBD

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-19 The data length and buffer pointer fields are describe

Seite 1056 - 31.12.2 AAL1 CES TxBDs

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-20 Freescale Semiconductor Figure 21-10. SCC UART Interrupt Event ExampleSCCE bit

Seite 1057 - 31.13 AAL1 CES Exceptions

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-21 21.20 SCC UART Status Register (SCCS)The SCC UART stat

Seite 1058 - Figure 31-31

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-22 Freescale Semiconductor 21.21 SCC UART Programming ExampleThe following initia

Seite 1059 - ATM_CHANNEL# × 8

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 21-23 18. Initialize the TxBD. Assume the buffer is at 0x000

Seite 1060 - Width Description

SCC UART ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 221-24 Freescale Semiconductor To receive S-records, the core must wait for an RX int

Seite 1061

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-1 Chapter 22 SCC HDLC ModeHigh-level data link control (HDLC) is one

Seite 1062 - 31-46 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxi TablesTableNumber TitlePageNumber27-17 SMC GCI Parameter RAM Memory

Seite 1063 - ATM AAL2

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-2 Freescale Semiconductor • Four address comparison registers with mask• Maintena

Seite 1064

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-3 and an address mask. The SCC compares the received addr

Seite 1065 - 32.2 Features

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-4 Freescale Semiconductor Figure 22-2 shows 16- and 8-bit address recognition. Fi

Seite 1066 - 32-4 Freescale Semiconductor

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-5 address comparisons. Receive errors are reported throug

Seite 1067 - 32.3 AAL2 Transmitter

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-6 Freescale Semiconductor Reception errors are described in Table 22-5. Table 22-

Seite 1068 - 32.3.2.2 Fixed Priority

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-7 22.8 HDLC Mode Register (PSMR)The protocol-specific mod

Seite 1069

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-8 Freescale Semiconductor 22.9 SCC HDLC Receive Buffer Descriptor (RxBD)The CP us

Seite 1070 - 32.3.4 No STF Mode

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-9 Data length and buffer pointer fields are described in

Seite 1071

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-10 Freescale Semiconductor Figure 22-5. SCC HDLC Receiving Using RxBDsBuffer00x00

Seite 1072 - 32-10 Freescale Semiconductor

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-11 22.10 SCC HDLC Transmit Buffer Descriptor (TxBD)The CP

Seite 1073 - Field Descriptions

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxii Freescale Semiconductor TablesTableNumber TitlePageNumber30-7 Fields and their Positions in

Seite 1074

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-12 Freescale Semiconductor The data length and buffer pointer fields are describe

Seite 1075

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-13 Figure 22-8 shows interrupts that can be generated usi

Seite 1076

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-14 Freescale Semiconductor 22.12 SCC HDLC Status Register (SCCS)The SCC status re

Seite 1077 - 32.3.5.3 CPS Buffer Structure

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-15 3. Configure port C pin 29 to enable the CLK3 pin. Set

Seite 1078 - Figure 32-9. CPS TxBD

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-16 Freescale Semiconductor 25. Write 0x0000 to PSMR2 to configure one opening and

Seite 1079

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-17 transmission continues. If the echo bit is ever 0 when

Seite 1080

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-18 Freescale Semiconductor In single-master configuration, a master station trans

Seite 1081 - Figure 32-12. SSSAR TxBD

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-19 While in the active condition (ready to transmit), the

Seite 1082 - 32.4 AAL2 Receiver

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-20 Freescale Semiconductor Figure 22-13. Nonsymmetrical Tx Clock Duty Cycle for I

Seite 1083 - Freescale Semiconductor 32-21

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 22-21 Figure 22-15. Delayed RTS Mode22.15.5 Using the Time-S

Seite 1084 - 32.4.3 AAL2 Switching

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxiii TablesTableNumber TitlePageNumber30-48 FCCE/FCCM Field Description

Seite 1085 - Figure 32-14. AAL2 Switching

SCC HDLC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 222-22 Freescale Semiconductor 22.15.6 HDLC Bus Protocol ProgrammingThe HDLC bus on t

Seite 1086

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-1 Chapter 23 SCC BISYNC ModeThe byte-oriented BISYNC protocol was dev

Seite 1087

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-2 Freescale Semiconductor 23.1 FeaturesThe following list summarizes features o

Seite 1088

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-3 23.3 SCC BISYNC Channel Frame ReceptionAlthough the r

Seite 1089

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-4 Freescale Semiconductor GSMR[MODE] determines the protocol for each SCC. The

Seite 1090

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-5 Receive commands are described in Table 23-3.23.6 SCC

Seite 1091

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-6 Freescale Semiconductor The control character table lets the BISYNC controlle

Seite 1092

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-7 23.7 BISYNC SYNC Register (BSYNC)The BSYNC register,

Seite 1093

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-8 Freescale Semiconductor 23.8 SCC BISYNC DLE Register (BDLE)Seen in Figure 23-

Seite 1094

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-9 23.9 Sending and Receiving the Synchronization Sequen

Seite 1095

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxiv Freescale Semiconductor TablesTableNumber TitlePageNumber33-9 ICP Cell Template ...

Seite 1096

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-10 Freescale Semiconductor Table 23-9 describes receive errors. 23.11 BISYNC Mo

Seite 1097 - 32.5 AAL2 Parameter RAM

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-11 Table 23-10. PSMR Field DescriptionsBits Name Descri

Seite 1098

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-12 Freescale Semiconductor 23.12 SCC BISYNC Receive BD (RxBD)The CP uses BDs to

Seite 1099

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-13 Data length and buffer pointer fields are described

Seite 1100 - 32.7 AAL2 Exceptions

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-14 Freescale Semiconductor 23.13 SCC BISYNC Transmit BD (TxBD)The CP arranges d

Seite 1101

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-15 Data length and buffer pointer fields are described

Seite 1102

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-16 Freescale Semiconductor Table 23-13 describes SCCE and SCCM fields.23.15 SCC

Seite 1103 - Chapter 33

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-17 23.16 Programming the SCC BISYNC ControllerSoftware

Seite 1104

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-18 Freescale Semiconductor After ETX, a BCS is expected; then the buffer should

Seite 1105 - 33.1.2 IMA Versions Supported

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 23-19 17. Write CHARACTER2–8 with 0x8000. They are not use

Seite 1106 - 33.2 IMA Protocol Overview

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxv TablesTableNumber TitlePageNumber35-9 FCCE/FCCM Field Descriptions..

Seite 1107 - 33.2.2 IMA Frame Overview

SCC BISYNC ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 223-20 Freescale Semiconductor

Seite 1108

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 24-1 Chapter 24 SCC Transparent ModeTransparent mode (also called totall

Seite 1109 - 33.2.3 Overview of IMA Cells

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 224-2 Freescale Semiconductor 24.2 SCC Transparent Channel Frame Transmission

Seite 1110

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 24-3 24.4 Achieving Synchronization in Transparent Mo

Seite 1111

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 224-4 Freescale Semiconductor frame. Pulse operation allows an uninterrupted s

Seite 1112 - 33.2.3.2 IMA Filler Cells

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 24-5 24.4.1.3 Transparent Mode without Explicit Synch

Seite 1113 - 33.3.2 Transmit Architecture

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 224-6 Freescale Semiconductor 24.5 CRC Calculation in Transparent ModeThe CRC

Seite 1114 - 33.3.2.1 TRL Operation

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 24-7 Table 24-4 describes receive commands.24.8 Handl

Seite 1115 - 33.3.2.2 Non-TRL Operation

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 224-8 Freescale Semiconductor 24.9 Transparent Mode and the PSMRThe protocol-s

Seite 1116

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 24-9 Table 24-7. SCC Transparent RxBD Status and Cont

Seite 1117

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxvi Freescale Semiconductor TablesTableNumber TitlePageNumberA-2 User-Level PowerPC SPRs ...

Seite 1118

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 224-10 Freescale Semiconductor Data length and buffer pointer fields are descr

Seite 1119 - 33.3.3 Receive Architecture

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 24-11 Data length and buffer pointer fields are descr

Seite 1120 - 33-18 Freescale Semiconductor

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 224-12 Freescale Semiconductor 24.13 SCC Status Register in Transparent Mode (

Seite 1121 - Cell Reception Task

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 24-13 The transmit and receive clocks are externally

Seite 1122 - 33-20 Freescale Semiconductor

SCC Transparent ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 224-14 Freescale Semiconductor NOTEAfter 5 bytes are sent, the Tx buffer is cl

Seite 1123 - Freescale Semiconductor 33-21

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-1 Chapter 25 SCC Ethernet ModeThe Ethernet IEEE 802.3 protocol is a w

Seite 1124 - 33-22 Freescale Semiconductor

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-2 Freescale Semiconductor Figure 25-2. Ethernet Block DiagramThe PowerQUICC I

Seite 1125 - Freescale Semiconductor 33-23

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-3 — Two nonaggressive backoff modes— Automatic frame

Seite 1126 - 33.4 IMA Programming Model

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-4 Freescale Semiconductor 25.3 Connecting the PowerQUICC II to EthernetThe ba

Seite 1127 - (Local or 60x Bus)

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-5 connect to AUI or twisted-pair media are external t

Seite 1128 - 33.4.2 IMA FCC Programming

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxvii About This BookThe primary objective of this manual is to help com

Seite 1129 - 33.4.3 IMA Root Table

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-6 Freescale Semiconductor 25.5 SCC Ethernet Channel Frame Reception The Ether

Seite 1130 - (continued)

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-7 generate writes to the CAM for address recognition.

Seite 1131 - 33.4.4 IMA Group Tables

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-8 Freescale Semiconductor 0x4C MINFLR Hword Minimum frame length register. Th

Seite 1132 - Name Width Description

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-9 25.8 Programming the Ethernet ControllerThe core co

Seite 1133 - 0 234567

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-10 Freescale Semiconductor Table 25-3 describes receive commands.NOTEAfter a

Seite 1134 - 01234567

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-11 25.10 SCC Ethernet Address RecognitionThe Ethernet

Seite 1135 - Table 33-9. ICP Cell Template

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-12 Freescale Semiconductor address, address recognition can be performed on m

Seite 1136

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-13 If a collision occurs within 64 byte times, the re

Seite 1137

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-14 Freescale Semiconductor Table 25-5 describes reception errors.25.17 Ethern

Seite 1138

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-15 Table 25-6. PSMR Field DescriptionsBits Name Descr

Seite 1139

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2vi Freescale Semiconductor ContentsParagraphNumber TitlePageNumber1.7.2.5 PCI with 155-Mbps ATM..

Seite 1140

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxviii Freescale Semiconductor UsSome descriptions in this manual pertain only to specific devic

Seite 1141

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-16 Freescale Semiconductor 25.18 SCC Ethernet Receive BDThe Ethernet controll

Seite 1142

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-17 Data length and buffer pointer fields are describe

Seite 1143 - 33.4.5 IMA Link Tables

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-18 Freescale Semiconductor Figure 25-7. Ethernet Receiving using RxBDs25.19 S

Seite 1144 - 012345 7

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-19 Table 25-8 describes TxBD status and control field

Seite 1145

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-20 Freescale Semiconductor Data length and buffer pointer fields are describe

Seite 1146

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-21 Figure 25-10 shows an example of interrupts that c

Seite 1147

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-22 Freescale Semiconductor 25.21 SCC Ethernet Programming ExampleThe followin

Seite 1148

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 25-23 23. Write 0x0040_0000 to the SIU interrupt mask re

Seite 1149 - 8 9 10 11 12 13 14 15

SCC Ethernet ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 225-24 Freescale Semiconductor

Seite 1150 - 33.4.6.1 Transmit Queues

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 26-1 Chapter 26 SCC AppleTalk ModeAppleTalk is a set of protocols develo

Seite 1151 - 33.4.7 IMA Exceptions

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxix Before Using this Manual—Important NoteBefore using this manual, de

Seite 1152 - OFFSET + 2 L/G NUM

SCC AppleTalk ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 226-2 Freescale Semiconductor RTS pin) is sent to request the network, a CTS fra

Seite 1153

SCC AppleTalk ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 26-3 Figure 26-2. Connecting the PowerQUICC II to Local

Seite 1154 - 33.4.8 IDCR Timer Programming

SCC AppleTalk ModeMPC8260 PowerQUICC II Family Reference Manual, Rev. 226-4 Freescale Semiconductor 8. Clear TINV and RINV so data will not be inverte

Seite 1155 - Freescale Semiconductor 33-53

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-1 Chapter 27 Serial Management Controllers (SMCs)The two serial manag

Seite 1156 - 33.4.8.5 IDCR Table Entry

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-2 Freescale Semiconductor The receive data source can be L

Seite 1157 - 33.4.8.7 IDCR Events

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-3 Table 27-1 describes SMCMR field

Seite 1158

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-4 Freescale Semiconductor 27.2.2 SMC Buffer Descriptor Ope

Seite 1159 - 33.4.9.2 Programming for ABR

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-5 Figure 27-3. SMC Memory Structur

Seite 1160 - 33.5.1 Software Model

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-6 Freescale Semiconductor Table 27-2. SMC UART and Transpa

Seite 1161 - 33.5.3.1 System Definition

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-7 To extract data from a partially

Seite 1162 - 33.5.3.2 General Operation

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxx Freescale Semiconductor • Part III, “The Hardware Interface,” describes external signals, cl

Seite 1163 - 33.5.3.10 Failure Alarms

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-8 Freescale Semiconductor 27.2.3.1 SMC Function Code Regis

Seite 1164 - 33.5.3.13 SNMP MIBs

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-9 27.2.4.1 SMC Transmitter Full Se

Seite 1165 - Freescale Semiconductor 33-63

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-10 Freescale Semiconductor 2. Issue an INIT TX AND RX PARA

Seite 1166 - 33-64 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-11 27.3.1 FeaturesThe following li

Seite 1167

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-12 Freescale Semiconductor errors are reported via the BDs

Seite 1168 - 33-66 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-13 number of break characters acco

Seite 1169 - Freescale Semiconductor 33-67

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-14 Freescale Semiconductor • A programmable number of cons

Seite 1170 - 33-68 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-15 Data length represents the numb

Seite 1171 - Freescale Semiconductor 33-69

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-16 Freescale Semiconductor Figure 27-7. RxBD ExampleByte 5

Seite 1172 - 33-70 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-17 27.3.10 SMC UART TxBDData is se

Seite 1173 - Freescale Semiconductor 33-71

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxxi — Chapter 22, “SCC HDLC Mode,” describes the PowerQUICC II implemen

Seite 1174 - 33-72 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-18 Freescale Semiconductor to 3. To send three UART charac

Seite 1175 - 33.5.4.12 IDCR Operation

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-19 Figure 27-10. SMC UART Interrup

Seite 1176 - 33-74 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-20 Freescale Semiconductor 12. Initialize the RxBD. Assume

Seite 1177 - 33.5.4.13.2 Receive

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-21 • Transmits and receives transp

Seite 1178 - 33-76 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-22 Freescale Semiconductor SMC continues transferring data

Seite 1179 - Chapter 34

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-23 Figure 27-11. Synchronization w

Seite 1180 - 34-2 Freescale Semiconductor

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-24 Freescale Semiconductor Figure 27-12. Synchronization w

Seite 1181 - 34.2 Functionality

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-25 describes how to safely disable

Seite 1182 - PowerQUICC II

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-26 Freescale Semiconductor 27.4.8 SMC Transparent RxBDUsin

Seite 1183

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-27 Data length and buffer pointer

Seite 1184

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxxii Freescale Semiconductor MC68360, the MC68302, the M68HC11, and M68HC05 microcontroller fam

Seite 1185 - 34.3 Signals

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-28 Freescale Semiconductor Data length represents the numb

Seite 1186 - 0 1 23456789101112131415

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-29 Table 27-16 describes SMCE/SMCM

Seite 1187 - Table 34-3. CDSMR

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-30 Freescale Semiconductor 8. Write MRBLR with the maximum

Seite 1188 - Table 34-4. TCER

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-31 27.5.2 Handling the GCI Monitor

Seite 1189 - 012345678 15

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-32 Freescale Semiconductor 27.5.3 Handling the GCI C/I Cha

Seite 1190 - 34.4.3 TC Layer Cell Counters

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-33 27.5.6 SMC GCI Monitor Channel

Seite 1191 - 34.4.4 Programming FCC2

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-34 Freescale Semiconductor Table 27-21 describes SMC C/I c

Seite 1192

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 27-35 the internal interrupt request

Seite 1193 - 34.5 Implementation Example

Serial Management Controllers (SMCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 227-36 Freescale Semiconductor

Seite 1194

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-1 Chapter 28 Multi-Channel Controllers (MCCs)NOTEThe MPC8250 and the

Seite 1195 - Table 34-8. Enable FCC2

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxxiii • Application notes—These short documents contain useful informat

Seite 1196

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-2 Freescale Semiconductor • Efficient control of the interrupt

Seite 1197 - Fast Ethernet Controller

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-3 — Section 28.3.4, “Channel-Specific

Seite 1198 - 35.2 Features

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-4 Freescale Semiconductor 28.2 Global MCC ParametersThe global

Seite 1199 - Freescale Semiconductor 35-3

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-5 28.3 Channel-Specific ParametersEach

Seite 1200

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-6 Freescale Semiconductor Table 28-2. Channel-Specific Paramet

Seite 1201 - GRACEFUL STOP

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-7 28.3.1.1 Internal Transmitter State

Seite 1202 - RESTART TRANSMIT

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-8 Freescale Semiconductor 28.3.1.2 Interrupt Mask (INTMSK)—HDL

Seite 1203 - 35.7 CAM Interface

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-9 Table 28-4. CHAMR Field Descriptions

Seite 1204 - 35.8 Ethernet Parameter RAM

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-10 Freescale Semiconductor 28.3.1.4 Internal Receiver State (R

Seite 1205

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-11 28.3.2 Channel-Specific Transparent

Seite 1206

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxxiv Freescale Semiconductor BIST Built-in self testBPU Branch processing unitBRI Basic rate in

Seite 1207 - 35.10 Ethernet Command Set

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-12 Freescale Semiconductor 28.3.2.1 Internal Transmitter State

Seite 1208 - Table 35-4. Receive Commands

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-13 28.3.2.3 Channel Mode Register (CHA

Seite 1209 - 35.11 RMON Support

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-14 Freescale Semiconductor 28.3.2.4 Internal Receiver State (R

Seite 1210

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-15 28.3.3.1 Channel-Specific Parameter

Seite 1211

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-16 Freescale Semiconductor The CHAMR in CES mode fields are de

Seite 1212 - 35.13 Hash Table Algorithm

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-17 28.3.4 Channel-Specific SS7 Paramet

Seite 1213 - 35.15 Handling Collisions

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-18 Freescale Semiconductor • Flow controlSS7 features are as f

Seite 1214 - 35.18 Fast Ethernet Registers

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-19 Table 28-10. Channel-Specific Param

Seite 1215

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-20 Freescale Semiconductor 0x38 MFLR Hword Maximum frame lengt

Seite 1216

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-21 28.3.4.1 Extended Channel Mode Regi

Seite 1217

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxxv IEEE Institute of Electrical and Electronics EngineersIrDA Infrared

Seite 1218 - 35.19 Ethernet RxBDs

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-22 Freescale Semiconductor ECHAMR fields are described in Tabl

Seite 1219

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-23 28.3.4.2 Signal Unit Error Monitor

Seite 1220

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-24 Freescale Semiconductor • For every JTRDelay an error flag

Seite 1221 - 35.20 Ethernet TxBDs

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-25 28.3.4.3.1 AERM ImplementationThe S

Seite 1222

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-26 Freescale Semiconductor To disable AERM and enter SUERM, do

Seite 1223

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-27 • State 0—The first 3-5 bytes (depe

Seite 1224 - 35-28 Freescale Semiconductor

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-28 Freescale Semiconductor 28.3.4.5 Octet Counting Mode—SS7 Mo

Seite 1225 - FCC HDLC Controller

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-29 28.5 SuperchannelsA TDM may not be

Seite 1226 - GRACEFUL

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-30 Freescale Semiconductor 28.5.2 Superchannels and Receiving

Seite 1227 - 36.4 HDLC Parameter RAM

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-31 Figure 28-14. Transmitter Super Cha

Seite 1228

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxxvi Freescale Semiconductor SCC Serial communication controllerSCP Serial control portSDLC Syn

Seite 1229 - 36.5 Programming Model

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-32 Freescale Semiconductor of the managing MCC channel for tha

Seite 1230 - 36.5.2 HDLC Error Handling

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-33 Figure 28-16. Receiver Super Channe

Seite 1231 - Figure 36-3

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-34 Freescale Semiconductor Table 28-16 describes group assignm

Seite 1232

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-35 28.8 MCC ExceptionsThe MCC interrup

Seite 1233

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-36 Freescale Semiconductor Event Register (MCCE)/Mask Register

Seite 1234

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-37 desired interrupt handler latency o

Seite 1235

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-38 Freescale Semiconductor 28.8.1.1 Interrupt Circular Table E

Seite 1236

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-39 Table 28-19. Interrupt Circular Tab

Seite 1237

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-40 Freescale Semiconductor 28.8.1.2 Global Transmitter Underru

Seite 1238

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-41 To avoid these cases, pad out the S

Seite 1239

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor lxxxvii PowerPC Architecture Terminology ConventionsTable iv lists certai

Seite 1240 - “Parallel I/O Ports.”

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-42 Freescale Semiconductor 28.8.1.2.6 CPM PriorityIt is possib

Seite 1241

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-43 28.8.1.4 Global Overrun (GOV)An MCC

Seite 1242 - 36-18 Freescale Semiconductor

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-44 Freescale Semiconductor Table 28-22. RxBD Field Description

Seite 1243 - FCC Transparent Controller

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-45 The data length and buffer pointer

Seite 1244

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-46 Freescale Semiconductor Table 28-23 describes TxBD fields.0

Seite 1245 - Freescale Semiconductor 37-3

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-47 The data length and buffer pointer

Seite 1246

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-48 Freescale Semiconductor 3. Program the SI’s SIRAM and relat

Seite 1247 - Chapter 38

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 28-49 The following sequence must be foll

Seite 1248 - 38-2 Freescale Semiconductor

Multi-Channel Controllers (MCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 228-50 Freescale Semiconductor If multiple synchronized TDMs are u

Seite 1249

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-1 Chapter 29 Fast Communications Controllers (FCCs)NOTEThe MPC8255 ha

Seite 1250 - 38-4 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor vii ContentsParagraphNumber TitlePageNumber2.5.1 PowerPC Exception Model.

Seite 1251

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2lxxxviii Freescale Semiconductor

Seite 1252 - — 0_0000_0000

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-2 Freescale Semiconductor ATM interfaces (UTOPIA); see C

Seite 1253 - (SPMODE[CP] = 1)

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-3 Figure 29-1. FCC Block Diagram

Seite 1254 - NOTE: Q = Undefined Signal

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-4 Freescale Semiconductor Table 29-2. describes GFMR fie

Seite 1255

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-5 3 TRX Transparent receiver. Th

Seite 1256 - 38.5 SPI Parameter RAM

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-6 Freescale Semiconductor 8 CTSS CTS sampling0 The CTS i

Seite 1257

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-7 NOTEIn addition to selecting t

Seite 1258 - 38.6 SPI Commands

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-8 Freescale Semiconductor 29.4 FCC Data Synchronization

Seite 1259 - PARAMETERS

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-9 Fields in the FTODR are descri

Seite 1260 - Figure 38-11. SPI RxBD

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-10 Freescale Semiconductor Figure 29-5. FCC Memory Struc

Seite 1261 - Figure 38-12

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-11 The CP processes the TxBDs in

Seite 1262

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor I-1 Part IOverviewIntended AudiencePart I is intended for readers who nee

Seite 1263 - Freescale Semiconductor 38-17

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-12 Freescale Semiconductor • See Section 29.12, “Disabli

Seite 1264 - 38-18 Freescale Semiconductor

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-13 29.7.1 FCC Function Code Regi

Seite 1265 - C Controller

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-14 Freescale Semiconductor 29.8 Interrupts from the FCCs

Seite 1266 - C Controller Transfers

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-15 no effect on bit values. FCCE

Seite 1267 - C Master Write (Slave Read)

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-16 Freescale Semiconductor The first RxBD’s empty bit mu

Seite 1268 - C Master Read (Slave Write)

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-17 6. Enable FCC transmission by

Seite 1269 - C Multi-Master Considerations

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-18 Freescale Semiconductor Figure 29-8. Output Delay fro

Seite 1270 - C Registers

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-19 Figure 29-10. CTS LostNOTEIf

Seite 1271 - 39.4.4 I

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-20 Freescale Semiconductor Figure 29-11. Using CD to Con

Seite 1272 - C Command Register (I2COM)

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 29-21 29.12.1 FCC Transmitter Full

Seite 1273 - C Parameter RAM

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2I-2 Freescale Semiconductor Acronyms and AbbreviationsTable I-1 contains acronyms and abbreviatio

Seite 1274 - Table 39-6. I

Fast Communications Controllers (FCCs)MPC8260 PowerQUICC II Family Reference Manual, Rev. 229-22 Freescale Semiconductor 2. Issue the INIT RX PARAMETE

Seite 1275 - 39.7 The I

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-1 Chapter 30 ATM Controller and AAL0, AAL1, and AAL5NOTEThe functiona

Seite 1276 - C Buffer Descriptors (BDs)

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-2 Freescale Semiconductor • Up to 255 active VCs intern

Seite 1277 - 39.7.1.2 I

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-3 – Sequence number generation–

Seite 1278 - Table 39-10 describes I

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-4 Freescale Semiconductor — Performs ATMF UNI 4.0 ABR f

Seite 1279 - Parallel I/O Ports

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-5 30.2.1 Transmitter OverviewBe

Seite 1280 - Table 40-1. PODR

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-6 Freescale Semiconductor For the structured format, th

Seite 1281

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-7 (UDC mode) include an extra h

Seite 1282

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-8 Freescale Semiconductor The PowerQUICC II supports pa

Seite 1283 - 40.3 Port Block Diagram

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-9 For information about cell ra

Seite 1284 - 40.4 Port Pins Functions

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor I-3 MII Media-independent interfaceMMU Memory management unitMSR Machine

Seite 1285 - 40.5 Ports Tables

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-10 Freescale Semiconductor Each 2-byte time-slot entry

Seite 1286

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-11 For the above example, 32 k

Seite 1287

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-12 Freescale Semiconductor 30.3.5.3 Peak and Sustain Tr

Seite 1288

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-13 Equation D yields the number

Seite 1289

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-14 Freescale Semiconductor 30.4.1 External CAM LookupAn

Seite 1290

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-15 30.4.2 Address CompressionTh

Seite 1291

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-16 Freescale Semiconductor to indicate the received cel

Seite 1292

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-17 The PowerQUICC II can check

Seite 1293

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-18 Freescale Semiconductor Figure 30-8 shows the VC poi

Seite 1294

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-19 Figure 30-9. ATM Address Rec

Seite 1295

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2I-4 Freescale Semiconductor

Seite 1296

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-20 Freescale Semiconductor support. The destination rec

Seite 1297 - 40.6 Interrupts from Port C

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-21 7. Before sending an F-RM ce

Seite 1298 - 40-20 Freescale Semiconductor

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-22 Freescale Semiconductor Figure 30-11. ABR Transmit F

Seite 1299 - Appendix A

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-23 Figure 30-12. ABR Transmit F

Seite 1300

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-24 Freescale Semiconductor Figure 30-13. ABR Transmit F

Seite 1301 - A.3 MPC8260-Specific SPRs

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-25 Figure 30-14. ABR Receive Fl

Seite 1302 - A-4 Freescale Semiconductor

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-26 Freescale Semiconductor 30.5.2.1 RM Cell Rate Repres

Seite 1303 - Appendix B

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-27 30.5.3 ABR Flow Control Setu

Seite 1304

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-28 Freescale Semiconductor 30.6.2 Virtual Path (F4) Flo

Seite 1305

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-29 insert it in an AAL0 TxBD. F

Seite 1306 - B-4 Freescale Semiconductor

MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-1 Chapter 1 OverviewThe PowerQUICC II™ is a versatile communications p

Seite 1307

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-30 Freescale Semiconductor 30.6.6.1 Running a Performan

Seite 1308

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-31 Before the BRC is transferre

Seite 1309 - Freescale Semiconductor B-7

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-32 Freescale Semiconductor 30.6.6.4 BRC Performance Cal

Seite 1310

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-33 30.8 ATM Layer StatisticsAT

Seite 1311

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-34 Freescale Semiconductor Figure 30-21. ATM-to-TDM Int

Seite 1312

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-35 30.9.3 Timing IssuesUse of t

Seite 1313 - 155.52Mbps

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-36 Freescale Semiconductor The MCC and ATM controller s

Seite 1314 - 30 with the

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-37 0x44 UDC_TMP_BASE Hword UDC

Seite 1315

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-38 Freescale Semiconductor 0x78 VPT1_BASE / EXT_CAM1_BA

Seite 1316 - B-14 Freescale Semiconductor

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-39 30.10.1.1 Determining UEAD_O

Seite 1317

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-2 Freescale Semiconductor — Floating-point unit (FPU) supports floating-point arithmeti

Seite 1318 - B-16 Freescale Semiconductor

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-40 Freescale Semiconductor 30.10.1.3 Global Mode Entry

Seite 1319

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-41 30.10.2 Connection Tables (R

Seite 1320 - See also

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-42 Freescale Semiconductor a VC when sending a ATM TRAN

Seite 1321

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-43 Table 30-16 describes RCT fi

Seite 1322

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-44 Freescale Semiconductor Table 30-16. RCT Field Descr

Seite 1323

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-45 30.10.2.2.1 AAL5 Protocol-Sp

Seite 1324

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-46 Freescale Semiconductor Table 30-17 describes AAL5 p

Seite 1325

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-47 Table 30-18 describes AAL5-A

Seite 1326

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-48 Freescale Semiconductor Table 30-19. AAL1 Protocol-S

Seite 1327

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-49 30.10.2.2.4 AAL0 Protocol-Sp

Seite 1328

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-3 — Three user programmable machines, general-purpose chip-sele

Seite 1329 - Numerics

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-50 Freescale Semiconductor 30.10.2.2.5 AAL1 CES Protoco

Seite 1330 - ATM TRANSMIT command, 30-93

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-51 Table 30-21 describes genera

Seite 1331 - Index B–B

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-52 Freescale Semiconductor

Seite 1332 - C–C Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-53 Table 30-21. TCT Field Descr

Seite 1333 - Index C–C

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-54 Freescale Semiconductor 0x02 0 — Internal use only.

Seite 1334

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-55 30.10.2.3.1 AAL5 Protocol-Sp

Seite 1335

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-56 Freescale Semiconductor Table 30-23 describes AAL1 p

Seite 1336 - D–D Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-57 30.10.2.3.3 AAL0 Protocol-Sp

Seite 1337 - Index E–F

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-58 Freescale Semiconductor Table 30-25 describes VBR pr

Seite 1338 - G–H Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-59 Table 30-26 describes UBR+ p

Seite 1339

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 21-4 Freescale Semiconductor – Transparent– UART (low-speed operation)— One serial periphe

Seite 1340 - I–I Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-60 Freescale Semiconductor Table 30-27 describes ABR-sp

Seite 1341 - Index J–M

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-61 3 NI-TA No increase–turn-aro

Seite 1342 - M–M Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-62 Freescale Semiconductor 30.10.3 OAM Performance Moni

Seite 1343 - Index N–P

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-63 30.10.4 APC Data StructureTh

Seite 1344 - P–P Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-64 Freescale Semiconductor Figure 30-38. ATM Pace Contr

Seite 1345 - Index P–P

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-65 30.10.4.2 APC Priority Table

Seite 1346 - R–R Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-66 Freescale Semiconductor Table 30-31 describes contro

Seite 1347 - Index R–R

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-67 Figure 30-41. Transmit Buff

Seite 1348

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-68 Freescale Semiconductor Figure 30-42. Receive Stati

Seite 1349

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-69 Figure 30-43. Receive Globa

Seite 1350 - S–S Index

OverviewMPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 1-5 – Performing HEC error detection and single bit error correct

Seite 1351 - Index S–S

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-70 Freescale Semiconductor Table 30-32 describes free b

Seite 1352

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-71 30.10.5.3 ATM Controller Buf

Seite 1353 - Index T–T

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-72 Freescale Semiconductor Table 30-35 describes AAL5 R

Seite 1354 - U–U Index

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-73 30.10.5.5 AAL1 RxBDFigure 30

Seite 1355 - Index U–U

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-74 Freescale Semiconductor 30.10.5.6 AAL0 RxBDFigure 30

Seite 1356

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-75 30.10.5.7 AAL1 CES RxBDRefer

Seite 1357

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-76 Freescale Semiconductor 30.10.5.9 AAL5, AAL1 CES Use

Seite 1358

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-77 30.10.5.11 AAL1 TxBDsFigure

Seite 1359

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 230-78 Freescale Semiconductor Table 30-39 describes AAL1 T

Seite 1360

ATM Controller and AAL0, AAL1, and AAL5MPC8260 PowerQUICC II Family Reference Manual, Rev. 2Freescale Semiconductor 30-79 Table 30-40 describes AAL0 T

Kommentare zu diesen Handbüchern

Keine Kommentare