Freescale-semiconductor 56F8122 Bedienungsanleitung

Stöbern Sie online oder laden Sie Bedienungsanleitung nach Hardware Freescale-semiconductor 56F8122 herunter. Freescale Semiconductor 56F8122 User Manual Benutzerhandbuch

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 137
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen

Inhaltsverzeichnis

Seite 1 - 56F8322/56F8122

56F830016-bit Hybrid Controllersfreescale.com56F8322/56F8122Data SheetPreliminary Technical DataMC56F8322Rev. 10.010/2004

Seite 2 - Document Revision History

56F8322 Techncial Data, Rev. 10.010 Freescale SemiconductorPreliminaryFigure 1-1 System Bus InterfacesNote: Flash memories are encapsulated within th

Seite 3 - IPBus Bridge (IPBB)

56F8322 Techncial Data, Rev. 10.0100 Freescale SemiconductorPreliminaryNote: The 56F8122 device is specified to meet Industrial requirements only; P

Seite 4 - Table of Contents

General Characteristics56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 101Preliminary1. Theta-JA determined on 2s2p test boards is frequently

Seite 5 - Part 1 Overview

56F8322 Techncial Data, Rev. 10.0102 Freescale SemiconductorPreliminaryNote: The 56F8122 device is guaranteed to 40MHz and specified to meet Industr

Seite 6 - 8KB of Boot Flash

DC Electrical Characteristics56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 103Preliminary10.2 DC Electrical CharacteristicsNote: The 56F

Seite 7 - 1.2 Device Description

56F8322 Techncial Data, Rev. 10.0104 Freescale SemiconductorPreliminaryTable 10-6 Power-On Reset Low Voltage ParametersCharacteristic Symbol Min Typ

Seite 8 - 1.2.2 56F8122 Features

DC Electrical Characteristics56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 105Preliminary10.2.1 Voltage Regulator SpecificationsThe 56F832

Seite 9 - Freescale Semiconductor 9

56F8322 Techncial Data, Rev. 10.0106 Freescale SemiconductorPreliminaryTable 10-9. Regulator ParametersCharacteristic Symbol Min Typical Max UnitUn

Seite 10 - 16 bits

AC Electrical Characteristics56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 107Preliminary10.2.2 Temperature SenseNote: Temperature Sensor i

Seite 11 - To/From IPBus Bridge

56F8322 Techncial Data, Rev. 10.0108 Freescale SemiconductorPreliminaryFigure 10-1 Input Signal Measurement ReferencesFigure 10-2 shows the definitio

Seite 12 - Table 1-2 Bus Signal Names

External Clock Operation Timing56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 109Preliminary10.5 External Clock Operation TimingFigure 10-

Seite 13 - 1.6 Data Sheet Conventions

Architecture Block Diagram56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 11PreliminaryFigure 1-2 Peripheral SubsystemIPBusTimer ASPI 0ADCA26

Seite 14 - 2.1 Introduction

56F8322 Techncial Data, Rev. 10.0110 Freescale SemiconductorPreliminary10.6 Phase Locked Loop Timing10.7 Oscillator Parameters Table 10-14 PLL Ti

Seite 15 - Freescale Semiconductor 15

Oscillator Parameters56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 111PreliminaryNote: An LSB change in the tuning code results in an 82ps

Seite 16 - 16 Freescale Semiconductor

56F8322 Techncial Data, Rev. 10.0112 Freescale SemiconductorPreliminaryFigure 10-4 Frequency versus TemperatureFrequency in MHzTemperature- 50- 30- 1

Seite 17 - 2.2 Signal Pins

Reset, Stop, Wait, Mode Select, and Interrupt Timing56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 113Preliminary10.8 Reset, Stop, Wait, M

Seite 18

56F8322 Techncial Data, Rev. 10.0114 Freescale SemiconductorPreliminaryFigure 10-7 External Level-Sensitive Interrupt TimingFigure 10-8 Recovery from

Seite 19 - Signal Pins

Serial Peripheral Interface (SPI) Timing56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 115Preliminary10.9 Serial Peripheral Interface (SPI

Seite 20

56F8322 Techncial Data, Rev. 10.0116 Freescale SemiconductorPreliminary1Figure 10-9 SPI Master Timing (CPHA = 0)Figure 10-10 SPI Master Timing (CPHA

Seite 21

Serial Peripheral Interface (SPI) Timing56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 117PreliminaryFigure 10-11 SPI Slave Timing (CPHA = 0

Seite 22

56F8322 Techncial Data, Rev. 10.0118 Freescale SemiconductorPreliminary10.10 Quad Timer TimingFigure 10-13 Timer Timing10.11 Quadrature Decoder T

Seite 23

Serial Communication Interface (SCI) Timing56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 119PreliminaryFigure 10-14 Quadrature Decoder Timi

Seite 24

56F8322 Techncial Data, Rev. 10.012 Freescale SemiconductorPreliminaryTable 1-2 Bus Signal NamesName FunctionProgram Memory Interfacepdb_m[15:0] Prog

Seite 25

56F8322 Techncial Data, Rev. 10.0120 Freescale SemiconductorPreliminary10.13 Controller Area Network (CAN) TimingNote: CAN is NOT available in the

Seite 26 - 3.1 Introduction

JTAG Timing56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 121PreliminaryFigure 10-18 Test Clock Input Timing DiagramFigure 10-19 Test Access

Seite 27 - 3.2.3 External Clock Source

56F8322 Techncial Data, Rev. 10.0122 Freescale SemiconductorPreliminary10.15 Analog-to-Digital Converter (ADC) ParametersTable 10-24 ADC Parameters

Seite 28 - 28 Freescale Semiconductor

Analog-to-Digital Converter (ADC) Parameters56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 123PreliminarySignal-to-noise plus distortion rat

Seite 29 - 3.5 Registers

56F8322 Techncial Data, Rev. 10.0124 Freescale SemiconductorPreliminaryFigure 10-20 ADC Absolute Error Over Processing and Temperature Extremes Befor

Seite 30 - Part 4 Memory Map

Equivalent Circuit for ADC Inputs56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 125Preliminary10.16 Equivalent Circuit for ADC InputsFigur

Seite 31 - 4.3 Interrupt Vector Table

56F8322 Techncial Data, Rev. 10.0126 Freescale SemiconductorPreliminaryB, the internal [state-dependent component], reflects the supply curre

Seite 32 - (Continued)

56F8322 Package and Pin-Out Information56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 127PreliminaryPart 11 Packaging11.1 56F8322 Package

Seite 33

56F8322 Techncial Data, Rev. 10.0128 Freescale SemiconductorPreliminaryTable 11-1 56F8322 48-Pin LQFP Package Identification by Pin NumberPin No. Sig

Seite 34 - 4.5 Flash Memory Map

56F8122 Package and Pin-Out Information56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 129Preliminary11.2 56F8122 Package and Pin-Out Infor

Seite 35 - Flash Memory Map

Product Documentation56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 13Preliminary1.5 Product DocumentationThe documents listed in Table 1-

Seite 36 - 4.6 EOnCE Memory Map

56F8322 Techncial Data, Rev. 10.0130 Freescale SemiconductorPreliminaryTable 11-2 56F8122 48-Pin LQFP Package Identification by Pin NumberPin No. Sig

Seite 37 - (TMRA_BASE = $00 F040)

56F8122 Package and Pin-Out Information56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 131PreliminaryFigure 11-3 48-Pin LQFP Mechanical Infor

Seite 38

56F8322 Techncial Data, Rev. 10.0132 Freescale SemiconductorPreliminaryPart 12 Design Considerations12.1 Thermal Design ConsiderationsAn estimatio

Seite 39 - (TMRC_BASE = $00 F0C0)

Electrical Design Considerations56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 133PreliminaryThe thermal characterization parameter is measu

Seite 40 - (PWMA_BASE = $00 F140)

56F8322 Techncial Data, Rev. 10.0134 Freescale SemiconductorPreliminary• Because the device’s output signals have fast rise and fall times, PCB trace

Seite 41 - (ITCN_BASE = $00 F1A0)

Power Distribution and I/O Ring Implementation56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 135PreliminaryPart 13 Ordering InformationTabl

Seite 42 - (ADCA_BASE = $00 F200)

How to Reach Us:Home Page:www.freescale.comE-mail:[email protected]/Europe or Locations Not Listed:Freescale SemiconductorTechnical Information

Seite 43

This datasheet has been download from:www.datasheetcatalog.comDatasheets for electronics components.

Seite 44 - Register Description

56F8322 Techncial Data, Rev. 10.014 Freescale SemiconductorPreliminaryPart 2 Signal/Connection Descriptions2.1 IntroductionThe input and output si

Seite 45

Introduction56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 15PreliminaryFigure 2-1 56F8322 Signals Identified by Functional Group (48-Pin LQ

Seite 46

56F8322 Techncial Data, Rev. 10.016 Freescale SemiconductorPreliminaryFigure 2-2 56F8122 Signals Identified by Functional Group (48-Pin LQFP)VDD_IOVD

Seite 47 - (FC_BASE = $00 F800)

Signal Pins56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 17Preliminary2.2 Signal PinsAfter reset, each pin is configured for its primary

Seite 48

56F8322 Techncial Data, Rev. 10.018 Freescale SemiconductorPreliminaryEXTAL(GPIOC0)32 Input/SchmittInput/OutputInputInputExternal Crystal Oscillator

Seite 49

Signal Pins56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 19PreliminaryPHASEA0(TA0)(GPIOB7)(oscillator_clock)38 SchmittInputSchmittInput/Out

Seite 50

56F8322 Techncial Data, Rev. 10.02 Freescale SemiconductorPreliminary Document Revision HistoryVersion History Description of ChangeRev 1.0Pre-Relea

Seite 51

56F8322 Techncial Data, Rev. 10.020 Freescale SemiconductorPreliminaryINDEX0(TA2)(GPIOB5)(SYS_CLK)36 SchmittInputSchmittInput/OutputSchmittInput/Outp

Seite 52 - 5.3 Functional Description

Signal Pins56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 21PreliminaryMOSI0(GPIOB2)18 SchmittInput/OutputSchmittInput/OutputTri-statedInput

Seite 53 - Functional Description

56F8322 Techncial Data, Rev. 10.022 Freescale SemiconductorPreliminaryPWMA1(GPIOA1)4SchmittOutputSchmittInput/OutputTri-statedInputPWMA1 — This is on

Seite 54 - 5.5 Operating Modes

Signal Pins56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 23PreliminaryPWMA4(MOSI1)(GPIOA4)8OutputSchmittInput/OutputSchmittInput/OutputTri-

Seite 55 - 5.6 Register Descriptions

56F8322 Techncial Data, Rev. 10.024 Freescale SemiconductorPreliminaryVREFP28 Input/OutputInput/OutputVREFP, VREFMID & VREFN — Internal pins for

Seite 56 - 56 Freescale Semiconductor

Signal Pins56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 25PreliminaryIRQA(VPP)11 SchmittInputInputN/AExternal Interrupt Request A — The IR

Seite 57 - Freescale Semiconductor 57

56F8322 Techncial Data, Rev. 10.026 Freescale SemiconductorPreliminaryPart 3 On-Chip Clock Synthesis (OCCS)3.1 IntroductionRefer to the OCCS chapt

Seite 58 - 58 Freescale Semiconductor

External Clock Operation56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 27Preliminary3.2.2 Ceramic Resonator (Default)It is also possible to

Seite 59 - Freescale Semiconductor 59

56F8322 Techncial Data, Rev. 10.028 Freescale SemiconductorPreliminary3.3 Use of On-Chip Relaxation OscillatorAn internal relaxtion oscillator can

Seite 60 - 60 Freescale Semiconductor

Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 29PreliminaryFigure 3-4 Internal Clock Operation3.5 Registers When referring to th

Seite 61 - Freescale Semiconductor 61

56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 3Preliminary 56F8322/56F8122 Block DiagramProgram Controllerand Hardware Looping UnitData ALU

Seite 62 - 62 Freescale Semiconductor

56F8322 Techncial Data, Rev. 10.030 Freescale SemiconductorPreliminaryPart 4 Memory Map4.1 IntroductionThe 56F8322 and 56F8122 devices are 16-bit

Seite 63 - Bits 11–10

Interrupt Vector Table56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 31PreliminaryNote: Program RAM is NOT available on the 56F8122 device.4

Seite 64 - 64 Freescale Semiconductor

56F8322 Techncial Data, Rev. 10.032 Freescale SemiconductorPreliminarycore 6 1-3 P:$0C OnCE Step Countercore 7 1-3 P:$0E OnCE Breakpoint Unit 0Reserv

Seite 65 - Freescale Semiconductor 65

Interrupt Vector Table56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 33PreliminaryReservedTMRC 56 0-2 P:$70 Timer C Channel 0TMRC 57 0-2 P:$

Seite 66 - 5.6.8.2 Reserved—Bits 13–6

56F8322 Techncial Data, Rev. 10.034 Freescale SemiconductorPreliminary4.4 Data MapNote: Data Flash is NOT available on the 56F8122 device.4.5 Fla

Seite 67 - Freescale Semiconductor 67

Flash Memory Map56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 35PreliminaryFigure 4-1 Flash Array Memory MapsTable 4-5 shows the page and s

Seite 68 - 68 Freescale Semiconductor

56F8322 Techncial Data, Rev. 10.036 Freescale SemiconductorPreliminary4.6 EOnCE Memory Map4.7 Peripheral Memory Mapped RegistersOn-chip periphera

Seite 69 - Freescale Semiconductor 69

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 37PreliminaryThe following tables list all of the periphera

Seite 70 - 70 Freescale Semiconductor

56F8322 Techncial Data, Rev. 10.038 Freescale SemiconductorPreliminaryTMRA0_CMPLD2 $9 Comparator Load Register 2TMRA0_COMSCR $A Comparator Status and

Seite 71 - 5.6.14.1 Reserved—Bits 15–5

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 39PreliminaryTable 4-9 Quad Timer C Registers Address Map(T

Seite 72 - 5.6.15.1 Reserved—Bits 15–7

56F8322 Techncial Data, Rev. 10.04 Freescale SemiconductorPreliminaryPart 1: Overview . . . . . . . . . . . . . . . . . . . . . . 51.1. 56F8322/56

Seite 73 - 5.6.18.2 Reserved—Bit 0

56F8322 Techncial Data, Rev. 10.040 Freescale SemiconductorPreliminaryTMRC3_CMP2 $31 Compare Register 2TMRC3_CAP $32 Capture RegisterTMRC3_LOAD $33 L

Seite 74 - 74 Freescale Semiconductor

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 41PreliminaryTable 4-11 Quadrature Decoder 0 Registers Addr

Seite 75 - Freescale Semiconductor 75

56F8322 Techncial Data, Rev. 10.042 Freescale SemiconductorPreliminaryIRQP 0 $11 IRQ Pending Register 0IRQP 1 $12 IRQ Pending Register 1IRQP 2 $13 IR

Seite 76 - 76 Freescale Semiconductor

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 43PreliminaryADCA_HLMT 1 $1A High Limit Register 1ADCA_HLMT

Seite 77 - 6.1 Introduction

56F8322 Techncial Data, Rev. 10.044 Freescale SemiconductorPreliminaryTable 4-16 Serial Communication Interface 1 Registers Address Map(SCI1_BASE = $

Seite 78 - 6.3 Operating Modes

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 45PreliminaryTable 4-20 Clock Generation Module Registers A

Seite 79 - 6.5 Register Descriptions

56F8322 Techncial Data, Rev. 10.046 Freescale SemiconductorPreliminaryTable 4-23 GPIOC Registers Address Map(GPIOC_BASE = $00F310)Register Acronym Ad

Seite 80 - 6.5.1.1 Reserved—Bits 15–6

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 47PreliminaryTable 4-26 Flash Module Registers Address Map(

Seite 81 - Freescale Semiconductor 81

56F8322 Techncial Data, Rev. 10.048 Freescale SemiconductorPreliminaryFCRX14MASK_H $A Receive Buffer 14 Mask High RegisterFCRX14MASK_L $B Receive Buf

Seite 82 - 6.5.2.6 Reserved—Bits 1–0

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 49PreliminaryFCMB3_CONTROL $58 Message Buffer 3 Control / S

Seite 83 - 6.5.6.2 RESET—Bit 11

56F8322/56F8122 Features56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 5PreliminaryPart 1 Overview1.1 56F8322/56F8122 Features1.1.1 Hybri

Seite 84 - Figure 3-4)

56F8322 Techncial Data, Rev. 10.050 Freescale SemiconductorPreliminaryFCMB7_DATA $7C Message Buffer 7 Data RegisterFCMB7_DATA $7D Message Buffer 7 Da

Seite 85 - 6.5.7.5 HOME0 (HOME)—Bit 6

Peripheral Memory Mapped Registers56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 51PreliminaryFCMB12_ID_HIGH $A1 Message Buffer 12 ID High R

Seite 86 - 6.5.8.3 GPIOC5 (C5)—Bit 6

56F8322 Techncial Data, Rev. 10.052 Freescale SemiconductorPreliminary4.8 Factory-Programmed MemoryThe Boot Flash memory block is programmed

Seite 87 - Freescale Semiconductor 87

Functional Description56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 53Preliminary5.3.2 Interrupt NestingInterrupt exceptions may be nested

Seite 88 - 88 Freescale Semiconductor

56F8322 Techncial Data, Rev. 10.054 Freescale SemiconductorPreliminary5.4 Block DiagramFigure 5-1 Interrupt Controller Block Diagram5.5 Operating

Seite 89 - Freescale Semiconductor 89

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 55Preliminary5.6 Register DescriptionsA register address is the sum of

Seite 90 - ISAL[21:6]

56F8322 Techncial Data, Rev. 10.056 Freescale SemiconductorPreliminaryFigure 5-2 ITCN Register Map SummaryAdd. OffsetRegister Name15 14 13 12 11 10 9

Seite 91 - 6.7 Power-Down Modes

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 57Preliminary5.6.1 Interrupt Priority Register 0 (IPR0)Figure 5-3 Interr

Seite 92 - 6.9 Resets

56F8322 Techncial Data, Rev. 10.058 Freescale SemiconductorPreliminary5.6.2.1 Reserved—Bits 15–6This bit field is reserved or not implemented. It i

Seite 93 - Part 7 Security Features

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 59Preliminary5.6.3.1 Flash Memory Command, Data, Address Buffers Empty

Seite 94 - 7.2.3 Flash Lockout Recovery

56F8322 Techncial Data, Rev. 10.06 Freescale SemiconductorPreliminary1.1.3 MemoryNote: Features in italics are NOT available in the 56F8122 device.•

Seite 95 - <<

56F8322 Techncial Data, Rev. 10.060 Freescale SemiconductorPreliminary5.6.3.5 Low Voltage Detector Interrupt Priority Level (LVI IPL)—Bits 7–6This

Seite 96 - 8.2 Configuration

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 61Preliminary5.6.4.3 FlexCAN Wake Up Interrupt Priority Level (FCWKUP

Seite 97 - Configuration

56F8322 Techncial Data, Rev. 10.062 Freescale SemiconductorPreliminary5.6.5.1 SPI0 Receiver Full Interrupt Priority Level (SPI0_RCV IPL)—Bits 15–14

Seite 98 - 9.1 JTAG Information

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 63Preliminary5.6.5.6 GPIO_B Interrupt Priority Level (GPIOB IPL)—Bits

Seite 99 - Part 10 Specifications

56F8322 Techncial Data, Rev. 10.064 Freescale SemiconductorPreliminary5.6.6.3 SCI1 Receiver Error Interrupt Priority Level (SCI1_RERR IPL)—Bits 9–8

Seite 100

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 65Preliminary5.6.7 Interrupt Priority Register 6 (IPR6)Figure 5-9 Interr

Seite 101 - Unit Notes

56F8322 Techncial Data, Rev. 10.066 Freescale SemiconductorPreliminary5.6.8 Interrupt Priority Register 7 (IPR7)Figure 5-10 Interrupt Priority Regist

Seite 102

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 67Preliminary5.6.8.5 Timer C, Channel 1 Interrupt Priority Level (TMRC

Seite 103

56F8322 Techncial Data, Rev. 10.068 Freescale SemiconductorPreliminary5.6.9.4 SCI0 Transmitter Idle Interrupt Priority Level (SCI0_TIDL IPL)—Bits 9

Seite 104

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 69Preliminary5.6.9.8 Timer A, Channel 1 Interrupt Priority Level (TMRA

Seite 105 - 1. No Output Switching

Device Description56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 7Preliminary1.1.5 Energy Information• Fabricated in high-density CMOS with

Seite 106 - Table 10-10. PLL Parameters

56F8322 Techncial Data, Rev. 10.070 Freescale SemiconductorPreliminary5.6.10.5 ADC A Zero Crossing or Limit Error Interrupt Priority Level(ADCA_ZC

Seite 107 - 10.2.2 Temperature Sense

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 71Preliminary5.6.12 Fast Interrupt 0 Match Register (FIM0)Figure 5-14 Fa

Seite 108 - Figure 10-2 Signal States

56F8322 Techncial Data, Rev. 10.072 Freescale SemiconductorPreliminary5.6.14.2 Fast Interrupt 0 Vector Address High (FIVAH0)—Bits 4–0The upper five

Seite 109 - External

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 73Preliminary5.6.17.1 Reserved—Bits 15–5This bit field is reserved or

Seite 110 - 10.7 Oscillator Parameters

56F8322 Techncial Data, Rev. 10.074 Freescale SemiconductorPreliminary5.6.20 IRQ Pending 2 Register (IRQP2)Figure 5-22 IRQ Pending 2 Register (IRQP2)

Seite 111 - Oscillator Parameters

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 75Preliminary5.6.23 IRQ Pending 5 Register (IRQP5)Figure 5-25 IRQ Pendin

Seite 112

56F8322 Techncial Data, Rev. 10.076 Freescale SemiconductorPreliminary5.6.30.2 Interrupt Priority Level (IPIC)—Bits 14–13These read-only bits refle

Seite 113 - First Fetch

Resets56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 77Preliminary5.7 Resets5.7.1 Reset Handshake TimingThe ITCN provides the 56800E core

Seite 114 - First Instruction Fetch

56F8322 Techncial Data, Rev. 10.078 Freescale SemiconductorPreliminary6.2 FeaturesThe SIM has the following features:• Flash security feature preve

Seite 115 - Table 10-18 SPI Timing

Operating Mode Register56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 79Preliminary6.4 Operating Mode RegisterFigure 6-1 OMR The reset sta

Seite 116

56F8322 Techncial Data, Rev. 10.08 Freescale SemiconductorPreliminaryis programmable to support a continuously variable PWM frequency. Edge-aligned

Seite 117

56F8322 Techncial Data, Rev. 10.080 Freescale SemiconductorPreliminaryFigure 6-2 SIM Register Map Summary6.5.1 SIM Control Register (SIM_CONTROL)Figu

Seite 118 - 10.10 Quad Timer Timing

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 81Preliminary6.5.1.2 OnCE Enable (ONCE EBL)—Bit 5• 0 = OnCE clock to 5

Seite 119 - Table 10-21 SCI Timing

56F8322 Techncial Data, Rev. 10.082 Freescale SemiconductorPreliminary6.5.2.3 COP Reset (COPR)—Bit 4When 1, the COPR bit indicates the Compu

Seite 120 - 10.14 JTAG Timing

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 83Preliminary6.5.4 Most Significant Half of JTAG ID (SIM_MSH_ID)This rea

Seite 121 - JTAG Timing

56F8322 Techncial Data, Rev. 10.084 Freescale SemiconductorPreliminary6.5.6.3 IRQ—Bit 10This bit controls the pull-up resistors on the IRQA pin.6.5

Seite 122 - Table 10-24 ADC Parameters

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 85Preliminary6.5.7.4 INDEX0 (INDEX)—Bit 7• 0 = Peripheral output funct

Seite 123

56F8322 Techncial Data, Rev. 10.086 Freescale SemiconductorPreliminaryNote: PWM is NOT available in the 56F8122 device.As shown in Figure 6-10, the G

Seite 124 - Preliminary

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 87Preliminary6.5.8.4 GPIOB1 (B1)—Bit 5This bit selects the alternate f

Seite 125 - 10.17 Power Consumption

56F8322 Techncial Data, Rev. 10.088 Freescale SemiconductorPreliminary6.5.9.1 Reserved—Bits 15–14This bit field is reserved or not implemented. It

Seite 126 - • Cload is expressed in pF

Register Descriptions56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 89Preliminary6.5.9.10 Serial Communications Interface 1 Enable (SCI1)—

Seite 127 - Freescale

Architecture Block Diagram56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 9Preliminary1.4 Architecture Block Diagram Note: Features in ital

Seite 128

56F8322 Techncial Data, Rev. 10.090 Freescale SemiconductorPreliminaryFigure 6-13 I/O Short Address DeterminationWith this register set, an interrupt

Seite 129

Clock Generation Overview56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 91Preliminary6.5.10.2 Input/Output Short Address Low (ISAL[21:6])—

Seite 130

56F8322 Techncial Data, Rev. 10.092 Freescale SemiconductorPreliminary6.8 Stop and Wait Mode Disable FunctionFigure 6-16 Internal Stop Disable Circ

Seite 131 - Freescale Semiconductor 131

Operation with Security Enabled56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 93PreliminaryPart 7 Security FeaturesThe 56F8322/56F8122 offe

Seite 132 - 132 Freescale Semiconductor

56F8322 Techncial Data, Rev. 10.094 Freescale SemiconductorPreliminaryProper implementation of Flash security requires that no access to the E

Seite 133 - Freescale Semiconductor 133

Flash Access Blocking Mechanisms56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 95PreliminaryEXAMPLE 1: If the system clock is the 8MHz cryst

Seite 134 - DDA_OSC_PLL

56F8322 Techncial Data, Rev. 10.096 Freescale SemiconductorPreliminaryPart 8 General Purpose Input/Output (GPIO)8.1 IntroductionThis section is

Seite 135 - Part 13 Ordering Information

Configuration56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 97PreliminaryTable 8-3 GPIO External Signals MapPins in shaded rows are not avai

Seite 136 - How to Reach Us:

56F8322 Techncial Data, Rev. 10.098 Freescale SemiconductorPreliminary8.3 Memory MapsThe width of the GPIO port defines how many bits are implement

Seite 137

General Characteristics56F8322 Technical Data, Rev. 10.0Freescale Semiconductor 99PreliminaryPart 10 Specifications10.1 General CharacteristicsThe

Verwandte Modelle: 56F8322

Kommentare zu diesen Handbüchern

Keine Kommentare